Part Number Hot Search : 
PE4650 OP292C S1206 NTE1516 STM8206 STG3820 ZS130 M54566DP
Product Description
Full Text Search
 

To Download USB3322C-GL-TR Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  smsc usb332x revision 1.1 (11-20-12) datasheet datasheet product features usb332x industry?s smallest hi-speed usb transceiver with 1.8v ulpi interface ? integrated esd protection circuits ? up to 15kv iec air discharge without external devices ? over-voltage protection circuit (ovp) protects the vbus pin from continuous dc voltages up to 30v ? integrated usb switch ? no degradation of hi-speed electrical characteristics ? allows single usb port of connection by providing switching function for: ? battery charging ? stereo and mono/mic audio ? usb full-speed/low-speed data ? flexpwr ? technology ? low current design ideal for battery powered applications ? ?sleep? mode tri-states all ulpi pins and places the part in a low current state ? 1.8v io voltage (10%) ? integrated battery to 3.3v ldo regulator ? 2.2uf bypass capacitor ? 100mv dropout voltage ? ?wrapper-less? design for optimal timing performance and design ease ? low latency hi-speed receiver (43 hi-speed clocks max) allows use of legacy utmi links with a ulpi bridge ? external reference clock operation ? ulpi input clock mode (60mhz sourced by link) ? 0 to 3.6v input drive tolerant ? able to accept ?noisy? clock sources as reference to internal, low-jitter pll ? frequencies: 12, 13, 19.2, 26, or 27mhz ? smart detection circuits al low identification of usb charger, headset, or data cable insertion ? includes full support for the optional on-the-go (otg) protocol detailed in the on-the-go supplement revision 2.0 specification ? supports the otg host negotiation protocol (hnp) and session request protocol (srp) ? uart mode for non-usb serial data transfers ? internal 5v cable short-circuit protection of id, dp and dm lines to vbus or ground ? industrial operating temperature -40 c to +85 c ? 25 ball wlcsp lead-free rohs compliant package; (2.0 x 2.0 x 0.53mm height) applications the usb332x is targeted for any application where a hi- speed usb connection is desired and when board space, power, and interface pins must be minimized. the usb332x is well suited for: ? cell phones ? pdas ? mp3 players ? gps personal navigation devices ? datacards ? scanners ? external hard drives ? digital still and video cameras ? portable media players ? entertainment devices ? printers ? hdtvs ? set top boxes/dvr/pvr ? video record/playback systems ? ip and video phones ? gaming consoles ? pos terminals
order numbers note 0.1 all versions support ulpi clock in mode (60mhz input at refclk) this product meets the halogen maximum concentration values per iec61249-2-21 for rohs compliance and environmen tal information, please visit www.smsc.com/rohs please contact your smsc sales representative fo r additional documentation related to this product such as application notes, anomaly sheets, and design guidelines. order number refclk frequency ( note 0.1 ) package type reel size usb3321c-gl-tr 26mhz 25 ball, wlcsp lead-free rohs compliant package (tape and reel) 3000 pieces USB3322C-GL-TR 12mhz usb3326c-gl-tr 19.2mhz usb3327c-gl-tr 27mhz usb3329c-gl-tr 13mhz industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet revision 1.1 (11-20-12) 2 smsc usb332x datasheet copyright ? 2012 smsc or its subsidiaries. all rights reserved. circuit diagrams and other information relating to smsc produc ts are included as a means of illustrating typical applications. consequently, complete information sufficient for construction purposes is not necessarily given. although the information has been checked and is believed to be accurate, no re sponsibility is assumed for inaccuracies. smsc reserves the right to make changes to specifications and produc t descriptions at any time without notice. contact your local sm sc sales office to obtain the latest specifications before placing your product order. the provision of this inform ation does not convey to the purchaser of the described semicond uctor devices any licenses under any patent rights or other intellectual property rights of smsc or others. all sales are expressly conditional on your agreement to the te rms and conditions of the most recently dated version of smsc's standard terms of sale agreement dated before the date of your order (the "terms of sale agreement"). the pro duct may contain design defects or errors known as anomalies which may cause the product's functions to deviate from published specifications. anomaly sheets are availab le upon request. smsc products are not designed, intended, authorized or warranted for use in any life support or other application where product failure could cause or contribute to personal injury or severe property damage. any and all such uses without prior written approval of an officer of smsc and further testing and/or modification will be fully at the risk of the customer. copies of this document or other smsc literature, as well as the terms of sale agreement, may be obtained by visiting smsc?s website at h ttp://www.smsc.com. smsc is a registered trademark of standard microsystems corporation (?smsc?). product names and company names are the trademarks of their respective holders. the microchip name and logo, and the microchip logo are registered trademarks of microchip technology incorporated in the u.s.a . and other countries. smsc disclaims and excludes any and all warrant ies, including without limi tation any and all implied warranties of merchantabil ity, fitness for a particular purpose, title, a nd against infringement and the like, and any and all warranties arising from any cou rse of dealing or usage of trade. in no event shall smsc be liable for any direct, incidental, indi rect, special, punitive, or cons equential damages; or for lost data, profits, savings or revenues of any kind; regardless of the form of action, whether based on contrac t; tort; negligence of smsc or others; strict liability; breach of wa rranty; or otherwise; whether or not any remedy of buyer is h eld to have failed of its essential purpose, and whether or not smsc has been advised of the possibility of such damages.
industry?s smallest hi-speed usb transceiver with 1.8v ulpi interface datasheet smsc usb332x 3 revision 1.1 (11-20-12) datasheet 0.1 reference documents ? universal serial bus specification, revision 2.0, april 27, 2000 ? on-the-go supplement to the usb 2.0 spec ification, revision 2.0, may 8, 2009 ? 27% resistor ecn ? usb 2.0 transceiver macrocell interface (utmi) specification, version 1.12, may 27, 2000 ? utmi+ specification, revi sion 1.1, february 25, 2004 ? utmi+ low pin interface (ulpi) specificat ion, revision 1.1, october 20th, 2004 ? technical requirements and test methods of char ger and interface for mobile telecommunication terminal equipment (chinese charger sp ecification approval draft 11/29/2006)
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet revision 1.1 (11-20-12) 4 smsc usb332x datasheet table of contents 0.1 reference documents . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3 chapter 1 general description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8 chapter 2 usb332x pin locations and defi nitions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10 2.1 usb332x ball locations and descriptions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10 2.1.1 package diagram with ball locations . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10 2.1.2 ball definitions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10 chapter 3 limiting values . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 3 3.1 absolute maximum ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13 3.2 recommended operating conditions. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13 chapter 4 electrical characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14 4.1 operating current . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14 4.2 clock specifications . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 4.3 ulpi interface timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 4.4 digital io pins . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 4.5 dc characteristics: analog i/o pins. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 4.6 dynamic characteristics: analog i/o pins . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18 4.7 otg electrical characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19 4.8 usb audio switch characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19 4.9 regulator output voltages and capacitor requirement . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 chapter 5 architecture overview . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21 5.1 ulpi digital operation and interface . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21 5.2 usb 2.0 hi-speed transceiver. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21 5.2.1 usb transceiver . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21 5.2.2 termination resistors . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22 5.3 bias generator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 24 5.4 integrated low jitter pll . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 24 5.4.1 refclk frequency selection. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 24 5.4.2 refclk amplitude . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25 5.4.3 refclk jitter . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26 5.4.4 refclk enable/disable . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 26 5.5 internal regulators and por . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27 5.5.1 integrated low dropout regulator . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27 5.5.2 power on reset (por) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 29 5.5.3 recommended power supply sequence . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 29 5.5.4 start-up . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 29 5.6 usb on-the-go (otg) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30 5.6.1 id resistor detection. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30 5.6.2 vbus monitor and pulsing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 33 5.6.3 driving external vbus . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 36 5.7 usb uart support . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 36 5.8 usb charger detection support. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 36 5.9 usb audio support. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 36 chapter 6 ulpi operation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 38 6.1 overview. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 38 6.1.1 ulpi interface signals . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 39 6.1.2 ulpi interface timing in synchronous mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 40
industry?s smallest hi-speed usb transceiver with 1.8v ulpi interface datasheet smsc usb332x 5 revision 1.1 (11-20-12) datasheet 6.2 ulpi register access. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 40 6.2.1 ulpi register write . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 41 6.2.2 ulpi register read. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 43 6.2.3 ulpi rxcmd . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 44 6.2.4 usb332x transmitter . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 45 6.2.5 usb receiver . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 47 6.3 low power mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 48 6.3.1 entering low power/suspend mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 49 6.3.2 exiting low power mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 50 6.3.3 interface protection . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 50 6.3.4 minimizing current in low power mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 51 6.4 full speed/low speed serial modes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 52 6.5 carkit mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 53 6.5.1 usb uart mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 54 6.5.2 usb audio mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 55 6.6 rid converter operatio n . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 55 6.7 headset audio mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 55 chapter 7 ulpi register map . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 57 7.1 ulpi register array . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 57 7.1.1 ulpi register set . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 58 7.1.2 carkit control registers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 63 7.1.3 vendor register access . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6 5 chapter 8 application notes . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 69 8.1 application diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 69 8.2 reference designs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 71 8.3 esd performance. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 71 8.3.1 human body model (hbm) performance . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 71 8.3.2 en/iec 61000-4-2 performance . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 72 8.3.3 air discharge . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 72 8.3.4 contact discharge . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 72 chapter 9 package outline, tape & reel drawings , package marking . . . . . . . . . . . . . . 73 chapter 10 revision history . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 78
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet revision 1.1 (11-20-12) 6 smsc usb332x datasheet list of figures figure 1.1 usb332x block diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8 figure 2.1 usb332x ball locations - top view . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10 figure 5.1 usb332x system diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 21 figure 5.2 configuring the usb332x for ulpi clock in mode (60 mhz) . . . . . . . . . . . . . . . . . . . . . . . . 25 figure 5.3 configuring the usb332x for ulpi clock out mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 25 figure 5.4 example of circuit used to shift a reference clock common-mode voltage level. . . . . . . . . . . 26 figure 5.5 powering the usb332x from a battery . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27 figure 5.6 powering the usb332x from a 3.3v supply . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 28 figure 5.7 powering the usb332x from vbus . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 28 figure 5.8 ulpi start-up timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 30 figure 5.9 usb332x id resistor detection circu itry. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 31 figure 5.10 usb332x otg vbus block. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 33 figure 6.1 ulpi digital block diagram . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 38 figure 6.2 ulpi single data rate timing diagram in synchronous mode. . . . . . . . . . . . . . . . . . . . . . . 40 figure 6.3 ulpi register write in synchronou s mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 41 figure 6.4 ulpi extended register write in synchronous mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 42 figure 6.5 ulpi register read in synchronous mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 43 figure 6.6 ulpi extended register read in synchronous mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 44 figure 6.7 ulpi transmit in synchronous mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 47 figure 6.8 ulpi receive in synchronous mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 48 figure 6.9 entering low power mode from synchronous mode. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 49 figure 6.10 exiting low power mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 50 figure 8.1 usb332x wlcsp application diagram (devic e configured for ulpi clock out mode) . . . . 70 figure 8.2 usb332x wlcsp application diagram (host or otg configured for ulpi clock in mode) . 71 figure 9.1 25wlcsp, 2.0x2.0mm body, 0.4mm pitch . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 73 figure 9.2 25wlcsp, 1.97x1.97 tape and reel . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 7 4 figure 9.3 25wlcsp, 1.97x1.97 reel dimensions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 75 figure 9.4 25wlcsp, 1.97x1.97 tape sections. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 76 figure 9.5 reflow profile and critical parameters for lead- free (snagcu) solder. . . . . . . . . . . . . . . . . 76 figure 9.6 25wlcsp, 2x2 package marking . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 77
industry?s smallest hi-speed usb transceiver with 1.8v ulpi interface datasheet smsc usb332x 7 revision 1.1 (11-20-12) datasheet list of tables table 2.1 usb332x pin description . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 10 table 3.1 absolute maximum ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13 table 3.2 recommended operating conditions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 13 table 4.1 operating current . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14 table 4.2 ulpi clock specifications . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 table 4.3 ulpi interface timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15 table 4.4 digital io characte ristics: resetb, stp, dir, nxt, data[7:0], and refclk pins. . . . . . . 16 table 4.5 dc characteristics: analog i/o pins (dp/dm). . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 16 table 4.6 dynamic characteristics: analog i/o pins (dp/dm) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 18 table 4.7 otg electrical characteristics. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19 table 4.8 usb audio switch characteristics. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19 table 4.9 regulator output voltages and capacitor requirement . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 table 4.10 esd and latch-up performance . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 20 table 5.1 dp/dm termination vs. signaling mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22 table 5.2 operating mode vs. power supply configuration . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 29 table 5.3 valid values of id resistance to ground . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 32 table 5.4 idgnd and idfloat vs. id resistance to ground . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 32 table 5.5 external vbus indicator logic . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 34 table 5.6 required rvbus resistor value . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 35 table 5.7 usb weak pull-up enable. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 36 table 5.8 usb audio switch enable . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 37 table 6.1 ulpi interface signals . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 39 table 6.2 ulpi txd cmd byte encoding . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 41 table 6.3 ulpi rx cmd encoding . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 45 table 6.4 interface signal mapping during low power mode. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 49 table 6.5 pin definitions in 3 pin serial mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 52 table 6.6 pin definitions in 6 pin serial mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 53 table 6.7 ulpi register programming exam ple to enter uart mode . . . . . . . . . . . . . . . . . . . . . . . . . 54 table 6.8 pin definitions in carkit mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 54 table 6.9 ulpi register programming example to enter audio mode . . . . . . . . . . . . . . . . . . . . . . . . . . 55 table 6.10 pin definitions in headset audio mode . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 56 table 7.1 ulpi register map . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 57 table 8.1 component values in application diagrams . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 69 table 8.2 capacitance values at vbus of usb connector . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 69 table 10.1 customer revision history . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 78
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet revision 1.1 (11-20-12) 8 smsc usb332x datasheet chapter 1 general description smsc?s usb332x is a family of hi-speed usb 2.0 tr ansceivers that provides a physical layer (phy) solution well-suited for portable electronic devices. both commercial and industrial temperature applications are supported. each model in the usb332x family may use a 60mh z reference clock, or t he model-number specific reference clock shown in order numbers on page 2. several advanced features make the usb332x the tr ansceiver of choice by reducing both electrical bill of material (ebom) part count and printed circuit board (pcb) area. outstanding esd robustness eliminates the need for external esd protection devi ces in typical applications. the internal over- voltage protection circuit (ovp) protects the usb332x from voltages up to 30v. by using a reference clock from the link, the usb332x removes the cost of a dedicated crystal reference from the design. and the integrated usb switch enabl es unique product features with a single usb port of connection. the usb332x meets all of the elec trical requirements to be used as a hi-speed usb host, device, or an on-the-go (otg) transceiver. in addition to the supporting usb signali ng, the usb332x also provides usb uart mode and usb audio mode. usb332x uses the industry standard utmi+ low pin in terface (ulpi) to connect the usb phy to the link. ulpi uses a method of in-band signaling an d status byte transfers between the link and phy to facilitate a usb session with only 12 pins. the usb332x uses smsc?s ?wrapper-less? technology to implement the ulpi inte rface. this ?wrapper- less? technology allows the phy to achieve a low latency transmit and receive time. smsc?s low latency transceiver allows an existing utmi link to be reused by adding a utmi to ulpi bridge. by adding a bridge to the asic the existing and proven utmi link ip can be reused. figure 1.1 usb332x block diagram otg usb dp/dm switch hi-speed usb transceiver ulpi interface ulpi registers and state machine bias low jitter integrated pll integrated power management vbus id dp dm rbias esd protection spk_l spk_r refclk data[7:0] resetb vdd18 vdd33 vbat dir nxt stp clkout ovp
industry?s smallest hi-speed usb transceiver with 1.8v ulpi interface datasheet smsc usb332x 9 revision 1.1 (11-20-12) datasheet the usb332x includes an integrated 3.3v low drop out (ldo) linear voltage regulator that may optionally be used to generate 3. 3v from power applied at the vbat pin. the voltage on the vbat pin can range from 3.1 to 5.5v. the regulator dropout voltage is less than 100mv which allows the phy to continue usb signaling when the voltage on vbat drops to 3.1v. the usb transceiver will continue to operate at lower voltages, although some parameters may be outside the limits of the usb specifications. if the user would like to pr ovide a 3.3v supply to the usb332x, the vbat and vdd33 pins should be connected together as described in section 5.5.1 . the usb332x also includes integrated pull-up resi stors that can be used fo r detecting the attachment of a usb charger. by sensing the attachment to a usb charger, a product using the usb332x can charge its battery at more than the 500ma allowed when charging from a usb host as described in section 8.2 . in usb uart mode, the usb332x dp and dm pins are redefined to enable pass-through of asynchronous serial data. the usb332x can only enter uart mode when the user programs the part into this mode, as described in section 6.5.1 . in usb audio mode, a switch connects the dp pin to the spk_r pin, and another switch connects he dm pin to the spk_l pin. these switches are shown in the lower left-hand corner of figure 5.1 .the usb332x can be configured to enter usb audio mode as described in section 6.5.2 . in addition, these switches are on when the resetb pin of the usb332x is asserted. the usb audio mode enables audio signalling from a single usb port of connecti on, and the switches may also be used to connect full speed usb from another phy onto the usb cable.
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet revision 1.1 (11-20-12) 10 smsc usb332x datasheet chapter 2 usb332x pin locations and definitions 2.1 usb332x ball locations and descriptions 2.1.1 package diagram with ball locations the illustration below is view ed from the top of the package. 2.1.2 ball definitions the following table details the ball definitions for the figure above. figure 2.1 usb332x ball locations - top view table 2.1 usb332x pin description ball name direction/ type active level description b1 id input, analog n/a id pin of the usb cable. for applications not using id this pin can be connected to vdd33 . for an a-device id is grounded. for a b-device id is floated. c2 vbus i/o, analog n/a this pin connects to an external resistor (r vbus ) connected to the vbus pin of the usb cable. this pin is used for the vbus comparator inputs and for vbus pulsing during session request protocol. see table 5.6, "required rvbus resistor value" . c1 vbat power n/a regulator input. a e d c b 15 4 3 2 top view resetb id vbus vbat vdd33 dm dp spk_r spk_l data[7] data[4] data[6] data[5] clkout data[3] data[2] data[1] data[0] nxt dir stp vdd18 refclk rbias gnd
industry?s smallest hi-speed usb transceiver with 1.8v ulpi interface datasheet smsc usb332x 11 revision 1.1 (11-20-12) datasheet d2 vdd33 power n/a 3.3v regulator output. a 2.2uf (<1 ohm esr) bypass capacitor to ground is required for regulator stability. the bypass capacitor should be placed as close as possible to the usb332x. d1 dm i/o, analog n/a d- pin of the usb cable. e1 dp i/o, analog n/a d+ pin of the usb cable. e2 spk_r i/o, analog n/a usb switch in/out for dp signals e3 spk_l i/o, analog n/a usb switch in/out for dm signals d3 data[7] i/o, cmos n/a ulpi bi-directional data bus. data[7] is the msb. e4 data[6] i/o, cmos n/a ulpi bi-directional data bus. e5 data[5] i/o, cmos n/a ulpi bi-directional data bus. d4 data[4] i/o, cmos n/a ulpi bi-directional data bus. a5 clkout output, cmos n/a ulpi clock out mode: 60mhz ulpi clock output. all ulpi signals are driven synchronous to the rising edge of this clock. ulpi clock in mode: this pin is connected to vdd18 to configure 60mhz ulpi clock in mode as described in section 5.4.1 . d5 data[3] i/o, cmos n/a ulpi bi-directional data bus. c4 data[2] i/o, cmos n/a ulpi bi-directional data bus. c5 data[1] i/o, cmos n/a ulpi bi-directional data bus. b4 data[0] i/o, cmos n/a ulpi bi-directional data bus. data[0] is the lsb. b5 nxt output, cmos high the phy asserts nxt to throttle the data. when the link is sending data to the phy, nxt indicates when the current byte has been accepted by the phy. the link places the next byte on the data bus in the following clock cycle. table 2.1 usb332x pin description (continued) ball name direction/ type active level description
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet revision 1.1 (11-20-12) 12 smsc usb332x datasheet . a4 dir output, cmos n/a controls the direction of the data bus. when the phy has data to transfer to the link, it drives dir high to take ownership of the bus. when the phy has no data to transfer it drives dir low and monitors the bus for commands from the link. a3 stp input, cmos high the link asserts stp for one clock cycle to stop the data stream currently on the bus. if the link is sending data to the phy, stp indicates the last byte of data was on the bus in the previous cycle. b3 vdd18 power n/a external 1.8v supply input pin. this pad needs to be bypassed with a 0.1uf capacitor to ground, placed as close as possible to the usb332x. b2 resetb input, cmos, low when low, the part is suspended with all ulpi outputs tri-stated. when high, the usb332x will operate as a normal ulpi device, as described in section 5.5.2 . the state of this pin may be changed asynchronously to the clock signals. when asserted for a minimum of 1 microsecond and then de-asserted, the ulpi registers are reset to their default state and all internal state machines are reset. a2 refclk input, cmos n/a ulpi clock out mode: model-specific re ference clock. see order numbers on page 2. ulpi clock in mode: 60mhz ulpi clock input. a1 rbias analog, cmos n/a bias resistor pin. this pin requires an 8.06k ? (1%) resistor to ground, placed as close as possible to the usb332x. nominal voltage during ulpi operation is 0.8v. c3 gnd ground n/a ground. table 2.1 usb332x pin description (continued) ball name direction/ type active level description
industry?s smallest hi-speed usb transceiver with 1.8v ulpi interface datasheet smsc usb332x 13 revision 1.1 (11-20-12) datasheet chapter 3 limiting values 3.1 absolute maximum ratings note: stresses beyond those listed under ?absolute maximum ratings? may cause permanent damage to the device. exposure to absolute maximum rating conditions for extended periods may affect device reliability. 3.2 recommended operating conditions table 3.1 absolute maximum ratings parameter symbol conditions min typ max units vbus , vbat , id , dp , dm , spk_l , and spk_r voltage to gnd v max_5v voltage measured at pin. vbus tolerant to 30v with external r vbus . -0.5 +6.0 v maximum vdd18 voltage to ground v max_18v -0.5 2.5 v maximum vdd33 voltage to ground v max_33v -0.5 4.0 v maximum i/o voltage to ground v max_in -0.5 v dd18 + 0.7 v operating temperature t max_op -40 85 c storage temperature t max_stg -55 150 c table 3.2 recommended operating conditions parameter symbol conditions min typ max units vbat to gnd v vbat 3.1 5.5 v vdd33 to gnd v dd33 3.0 3.3 3.6 v vdd18 to gnd v dd18 1.6 1.8 2.0 v input voltage on digital pins ( resetb , stp , dir , nxt , data[7:0] ) v i 0.0 v dd18 v voltage on analog i/o pins ( dp , dm , id , spk_l , spk_r ) v i(i/o) 0.0 v dd33 v vbus to gnd v vmax 0.0 5.5 ambient temperature t a -40 85 c
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet revision 1.1 (11-20-12) 14 smsc usb332x datasheet chapter 4 electrical characteristics the following conditions are assumed unless otherwise specified: v vbat = 3.1 to 5.5v; v dd18 = 1.6 to 2.0v; v ss = 0v; t a = -40c to +85c the current for 3.3v circuits is sourced at the vbat pin, except when using an external 3.3v supply as shown in figure 5.6 . 4.1 operating current note 4.1 clocksuspendm bit = 0. note 4.2 sessend, vbusvld, and idfloat comparators di sabled. stp interface protection disabled. table 4.1 operating current parameter symbol conditions min typ max units synchronous mode current (default configuration) i 33avg(sync) start-up sequence defined in section 5.5.4 has completed. 55.75.9ma i 18avg(sync) 19 22.6 27.5 ma synchronous mode current (hs usb operation) i 33avg(hs) active usb transfer 10 11.5 13.5 ma i 18avg(hs) 28 33.6 37 ma synchronous mode current (fs/ls usb operation) i 33avg(fs) active usb transfer 10 10.5 11.3 ma i 18avg(fs) 23 27.2 29.4 ma serial mode current (fs/ls usb) note 4.1 i 33avg(fs_s) 55.75.9ma i 18avg(fs_s) 22.93.9ma usb uart current note 4.1 i 33avg(uart) 55.75.9ma i 18avg(uart) 22.93.9ma usb audio mode i 33avg(audio) v vbat = 4.2v v dd18 = 1.8v 17 22 32.3 ua i 18avg(audio) 30 36.3 60 ua low power mode note 4.2 i dd33(lpm) v vbat = 4.2v v dd18 = 1.8v 17 22.1 34 ua i dd18(lpm) 1.2 32 ua standby mode i dd33(rstb) resetb = 0 v vbat = 4.2v v dd18 = 1.8v 17 20.8 34 ua i dd18(rstb) 0.9 32 ua
industry?s smallest hi-speed usb transceiver with 1.8v ulpi interface datasheet smsc usb332x 15 revision 1.1 (11-20-12) datasheet 4.2 clock specifications the model number for each frequency of refclk is provided in order numbers on page 2. note 4.3 the suspend recovery time is measured from the start of the refclk to when the usb332x de-asserts dir . note: the usb332x uses the autoresume feature, section 6.2.4.4 , to allow a host start-up time of less than 1ms 4.3 ulpi interface timing note: v dd18 = 1.6 to 2.0v; v ss = 0v; t a = -40c to 85c, cload = 10pf note 4.4 refclk does not need to be aligned in any way to the ulpi signals. table 4.2 ulpi clock specifications parameter symbol conditi ons min typ max units suspend recovery time note 4.3 t start 26mhz refclk 1.13 2.28 ms 12mhz refclk 2.24 3.49 ms 52mhz refclk 0.52 1.77 ms 24mhz refclk 1.12 2.37 ms 19.2mhz refclk 1.40 2.65 ms 27mhz refclk 1.10 2.25 ms 38.4mhz refclk 0.70 1.95 ms 13mhz refclk 2.07 3.32 ms phy preparation time t prep 60mhz refclk ulpi clock in mode 0.40.450.5ms clkout duty cycle dc clkout ulpi clock in mode 45 55 % refclk duty cycle dc refclk 20 80 % refclk frequency accuracy f refclk -500 +500 ppm table 4.3 ulpi interface timing parameter symbol conditions min max units 60mhz ulpi output clock note 4.4 setup time (stp, data in) t sc , t sd model-specific refclk 5.0 ns hold time (stp, data in) t hc , t hd model-specific refclk 0.0 ns output delay (control out, 8-bit data out) t dc , t dd model-specific refclk 1.1 3.5 ns 60mhz ulpi input clock setup time (stp, data in) t sc , t sd 60mhz refclk 1.5 ns hold time (stp, data in) t hc , t hd 60mhz refclk -0.5 ns output delay (control out, 8-bit data out) t dc , t dd 60mhz refclk 1.5 6.0 ns
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet revision 1.1 (11-20-12) 16 smsc usb332x datasheet 4.4 digital io pins 4.5 dc characteristics: analog i/o pins table 4.4 digital io characteristics: resetb, stp, dir, nxt, data[7:0], and refclk pins parameter symbol conditions min typ max units low-level input voltage v il v ss 0.4 * v dd18 v high-level input voltage v ih 0.68 * v dd18 v dd18 v high-level input voltage refclk only v ih 0.68 * v dd18 v dd33 v low-level output voltage v ol i ol = 8ma 0.4 v high-level output voltage v oh i oh = -8ma v dd18 - 0.4 v input leakage current i li 10 ua pin capacitance cpin 4 pf stp pull-up resistance r stp interfaceprotectdisable = 0 55 67 77 k ? data[7:0] pull-dn resistance r data_pd ulpi synchronous mode 55 67 77 k ? clkout external drive v ih_ed at start-up or following reset 0.4 * v dd18 v table 4.5 dc characteristics: analog i/o pins (dp/dm) parameter symbol conditi ons min typ max units ls/fs functionality input levels differential receiver input sensitivity v difs | v(dp) - v(dm) | 0.2 v differential receiver common-mode voltage v cmfs 0.8 2.5 v single-ended receiver low level input voltage v ilse note 4.6 0.8 v single-ended receiver high level input voltage v ihse note 4.6 2.0 v single-ended receiver hysteresis v hysse 0.050 0.150 v output levels low level output voltage v fsol pull-up resistor on dp; r l = 1.5k ? to v dd33 0.3 v high level output voltage v fsoh pull-down resistor on dp, dm; note 4.6 r l = 15k ? to gnd 2.8 3.6 v
industry?s smallest hi-speed usb transceiver with 1.8v ulpi interface datasheet smsc usb332x 17 revision 1.1 (11-20-12) datasheet note 4.5 the resistor value follows the 27% resistor ecn published by the usb-if. termination driver output impedance for hs and fs z hsdrv steady state drive 40.5 45 49.5 ? input impedance z inp rx, rpu, rpd disabled 1.1 m ? pull-up resistor impedance r pu bus idle, note 4.5 0.900 1.24 1.575 k ? pull-up resistor impedance r pu device receiving, note 4.5 1.425 2.26 3.09 k ? pull-dn resistor impedance r pd note 4.5 14.25 16.9 20 k ? weak pull-up resistor impedance r cd configured by bits 4 and 5 in usb io & power management register. 128 170 212 k ? hs functionality input levels hs differential input sensitivity v dihs | v(dp) - v(dm) | 100 mv hs data signaling common mode voltage range v cmhs -50 500 mv high-speed squelch detection threshold (differential signal amplitude) v hssq note 4.7 100 150 mv output levels hi-speed low level output voltage (dp/dm referenced to gnd) v hsol 45 ? load -10 10 mv hi-speed high level output voltage (dp/dm referenced to gnd) v hsoh 45 ? load 360 440 mv hi-speed idle level output voltage (dp/dm referenced to gnd) v olhs 45 ? load -10 10 mv chirp-j output voltage (differential) v chirpj hs termination resistor disabled, pull-up resistor connected. 45 ? load. 700 1100 mv chirp-k output voltage (differential) v chirpk hs termination resistor disabled, pull-up resistor connected. 45 ? load. -900 -500 mv leakage current off-state leakage current i lz 10 ua port capacitance transceiver input capacitance c in pin to gnd 5 10 pf table 4.5 dc characteristics: anal og i/o pins (dp/ dm) (continued) parameter symbol conditi ons min typ max units
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet revision 1.1 (11-20-12) 18 smsc usb332x datasheet note 4.6 the values shown are valid when the usb regoutput bits in the usb io & power management register are set to the default value. note 4.7 an automatic waiver up to 200mv is granted to accommodate system-level elements such as measurement/test fixtures, captive cables, emi components, and esd suppression. 4.6 dynamic characteri stics: analog i/o pins table 4.6 dynamic characteristics: analog i/o pins (dp/dm) parameter symbol condit ions min typ max units fs output driver timing fs rise time t fr c l = 50pf; 10 to 90% of |v oh - v ol | 420ns fs fall time t ff c l = 50pf; 10 to 90% of |v oh - v ol | 420ns output signal crossover voltage v crs excluding the first transition from idle state 1.3 2.0 v differential rise/fall time matching t frfm excluding the first transition from idle state 90 111.1 % ls output driver timing ls rise time t lr c l = 50-600pf; 10 to 90% of |v oh - v ol | 75 300 ns ls fall time t lf c l = 50-600pf; 10 to 90% of |v oh - v ol | 75 300 ns differential rise/fall time matching t lrfm excluding the first transition from idle state 80 125 % hs output driver timing differential rise time t hsr 500 ps differential fall time t hsf 500 ps driver waveform requirements eye pattern of template 1 in usb 2.0 specification hi-speed mode timing receiver waveform requirements eye pattern of template 4 in usb 2.0 specification data source jitter and receiver jitter tolerance eye pattern of template 4 in usb 2.0 specification
industry?s smallest hi-speed usb transceiver with 1.8v ulpi interface datasheet smsc usb332x 19 revision 1.1 (11-20-12) datasheet 4.7 otg electrica l characteristics note 4.8 the r vpd and r vpu values include the required 1k ? external r vbus resistor. 4.8 usb audio switch characteristics table 4.7 otg electrical characteristics parameter symbol conditions min typ max units sessend trip point v sessend 0.2 0.5 0.8 v sessvld trip point v sessvld 0.8 1.4 2.0 v vbusvld trip point v vbusvld 4.4 4.58 4.75 v a-device impedance r idgnd maximum a device impedance to ground on id pin 100 k ? id float trip point v idfloat 1.9 2.2 2.5 v vbus pull-up r vpu vbus to vdd33 note 4.8 ( chargevbus = 1) 1.29 1.34 1.45 k ? vbus pull-down r vpd vbus to gnd note 4.8 ( dischargevbus = 1) 1.55 1.7 1.85 k ? vbus impedance r vb vbus to gnd 40 75 100 k ? id pull-up resistance r id idpullup = 1 80 100 120 k ? id weak pull-up resistance r idw idpullup = 0 1 m ? id pull-dn resistance r idpd idgnddrv = 1 1000 ? table 4.8 usb audio switch characteristics parameter symbol conditions min typ max units minimum ?on? resistance r on_min 0 < v switch < v dd33 2.7 5 5.8 ? maximum ?on? resistance r on_max 0 < v switch < v dd33 4.5 7 10 ? minimum ?off? resistance r off_min 0 < v switch < v dd33 1m ?
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet revision 1.1 (11-20-12) 20 smsc usb332x datasheet 4.9 regulator output voltag es and capacitor requirement note 4.9 refclk , spk_l and spk_r pins: 5kv human body model table 4.9 regulator output volt ages and capacitor requirement parameter symbol conditi ons min typ max units regulator output voltage v dd33 6v > vbat > 3.1v 3.0 3.3 3.6 v regulator output voltage v dd33 usb uart mode & uart regoutput[1:0] = 01 6v > vbat > 3.1v 2.7 3.0 3.3 v regulator output voltage v dd33 usb uart mode & uart regoutput[1:0] = 10 6v > vbat > 3.1v 2.47 2.75 3.03 v regulator output voltage v dd33 usb uart mode & uart regoutput[1:0] = 11 6v > vbat > 3.1v 2.25 2.5 2.75 v regulator bypass capacitor c out 2.2 uf bypass capacitor esr c esr 1 ? table 4.10 esd and latch-up performance parameter conditions min typ max units comments esd performance note 4.9 human body model 8 kv device system en/iec 61000-4-2 contact discharge 8 kv 3rd party system test system en/iec 61000-4-2 air-gap discharge 15 kv 3rd party system test latch-up performance all pins eia/jesd 78, class ii 150 ma
industry?s smallest hi-speed usb transceiver with 1.8v ulpi interface datasheet smsc usb332x 21 revision 1.1 (11-20-12) datasheet chapter 5 architecture overview the usb332x consists of the blo cks shown in the diagram below. al l pull-up resistors shown in this diagram are connected internally to the vdd33 pin. figure 5.1 usb332x system diagram 5.1 ulpi digital op eration and interface this section of the usb332x is covered in detail in chapter 6, ulpi operation . 5.2 usb 2.0 hi-s peed transceiver the blocks in the lower left-hand corner of figure 5.1 interface to the dp/dm pins. 5.2.1 usb transceiver the usb332x transceiver includes the receivers an d transmitters required to be compliant to the universal serial bus specification rev 2.0. the dp/dm signals in the usb cable connect directly to the receivers and transmitters. the rx block consists of separate differential receivers for hs and fs/ls mode. depending on the mode, the selected receiver provides the serial da ta stream through the multiplexer to the rx logic block. for hs mode support, the hs rx block cont ains a squelch circuit to insure that noise is not bias integrated low jitter pll rbias esd protection r cd r cd r pd r pd r pu r pu r id r idw r vpu r vb dir nxt stp clkout data7 data6 data5 data4 data3 data2 data0 data1 refclk vdd18 vbat vdd33 vbus ldo dp dm id ulpi digitial digital io otg module tx rx hs/fs/ls tx encoding hs/fs/ls rx decoding resetb tx data rx data idgnd idfloat rid value sessend sessvalid vbusvalid spk_l spk_r r vpd all pull-up resistors are connected to vdd33. ovp
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet revision 1.1 (11-20-12) 22 smsc usb332x datasheet interpreted as data. the rx block also includes a single-ended receiver on each of the data lines to determine the correct fs linestate. data from the tx logic block is encoded, bit stuf fed, serialized and transmitted onto the usb cable by the tx block. separate differential fs/ls and hs transmitters are included to support all modes. the usb332x tx block meets the hs signalling leve l requirements in the u sb 2.0 specification when the pcb traces from the dp and dm pins to the usb connector have very little loss . in some systems, it may be desirable to compensate for loss by adjusting the hs transmitter amplitude. the boost bits in the hs tx boost register may be configured to adjust the hs transmitter amplitude at the dp and dm pins. 5.2.2 termination resistors the usb332x transceiver fully integrates al l of the usb termination resistors on both dp and dm . this includes 1.5k ? pull-up resistors, 15k ? pull-down resistors and the 45 ? high speed termination resistors. these resistors require no tuning or tr imming by the link. the state of the resistors is determined by the operating mode of the phy when operating in synchronous mode. the xcvrselect[1:0] , termselect and opmode[1:0] bits in the function control register, and the dppulldown and dmpulldown bits in the otg control register control the c onfiguration. the possible valid resistor combinations are shown in table 5.1 , and operation is guaranteed in only the configurations shown. if a ulpi register setting is configured th at does not match a setting in the table, the transceiver operation is not guarant eed and the settings in the last row of ta b l e 5 . 1 will be used. ? rpu_dp_en activates the 1.5k ? dp pull-up resistor ? rpu_dm_en activates the 1.5k ? dm pull-up resistor ? rpd_dp_en activates the 15k ? dp pull-down resistor ? rpd_dm_en activates the 15k ? dm pull-down resistor ? hsterm_en activates the 45 ? dp and dm high speed termination resistors the usb332x also includes two dp and dm pull-up resistors described in section 5.8 . table 5.1 dp/dm termination vs. signaling mode signaling mode ulpi register settings usb332x termination resistor settings xcvrselect[1:0] termselect opmode[1:0] dppulldown dmpulldown rpu_dp_en rpu_dm_en rpd_dp_en rpd_dm_en hsterm_en general settings tri-state drivers xxbxb01bxbxb0b0b0b0b0b power-up or vbus < v sessend 01b0b00b1b1b0b0b1b1b0b host settings host chirp 00b0b10b1b1b0b0b1b1b1b host hi-speed 00b0b00b1b1b0b0b1b1b1b host full speed x1b1b00b1b1b0b0b1b1b0b
industry?s smallest hi-speed usb transceiver with 1.8v ulpi interface datasheet smsc usb332x 23 revision 1.1 (11-20-12) datasheet note: this is the same as table 40, secti on 4.4 of the ulpi 1.1 specification. note: usb332x does not support operatio n as an upstream hub port. see section 6.2.4.3, "utmi+ level 3" . note 5.1 the transceiver operation is not guarante ed in a combination that is not defined. host hs/fs suspend 01b1b00b1b1b0b0b1b1b0b host hs/fs resume 01b1b10b1b1b0b0b1b1b0b host low speed 10b1b00b1b1b0b0b1b1b0b host ls suspend 10b 1b 00b 1b 1b 0b 0b 1b 1b 0b host ls resume 10b1b10b1b1b0b0b1b1b0b host test j/test_k 00b0b10b1b1b0b0b1b1b1b peripheral settings peripheral chirp 00b 1b 10b 0b 0b 1b 0b 0b 0b 0b peripheral hs 00b 0b 00b 0b 0b 0b 0b 0b 0b 1b peripheral fs 01b 1b 00b 0b 0b 1b 0b 0b 0b 0b peripheral hs/fs suspend 01b 1b 00b 0b 0b 1b 0b 0b 0b 0b peripheral hs/fs resume 01b 1b 10b 0b 0b 1b 0b 0b 0b 0b peripheral ls 10b 1b 00b 0b 0b 0b 1b 0b 0b 0b peripheral ls suspend 10b 1b 00b 0b 0b 0b 1b 0b 0b 0b peripheral ls resume 10b 1b 10b 0b 0b 0b 1b 0b 0b 0b peripheral test j/test k 00b 0b 10b 0b 0b 0b 0b 0b 0b 1b otg device, peripheral chirp 00b 1b 10b 0b 1b 1b 0b 0b 1b 0b otg device, peripheral hs 00b 0b 00b 0b 1b 0b 0b 0b 1b 1b otg device, peripheral fs 01b 1b 00b 0b 1b 1b 0b 0b 1b 0b otg device, peripheral hs/fs suspend 01b 1b 00b 0b 1b 1b 0b 0b 1b 0b otg device, peripheral hs/fs resume 01b 1b 10b 0b 1b 1b 0b 0b 1b 0b otg device, peripheral test j/test k 00b 0b 10b 0b 1b 0b 0b 0b 1b 1b any combination not defined above note 5.1 0b 0b 0b 0b 0b table 5.1 dp/dm termination vs. signaling mode (continued) signaling mode ulpi register settings usb332x termination resistor settings xcvrselect[1:0] termselect opmode[1:0] dppulldown dmpulldown rpu_dp_en rpu_dm_en rpd_dp_en rpd_dm_en hsterm_en
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet revision 1.1 (11-20-12) 24 smsc usb332x datasheet the usb332x uses the 27% resistor ecn resistor tolerances. the resistor values are shown in table 4.5 . 5.3 bias generator this block consists of an internal bandgap referenc e circuit used for generating the driver current and the biasing of the analog circuits. this block requires an external 8.06k , 1% tolerance, reference resistor connected from rbias to ground. this resistor should be placed as close as possible to the usb332x to minimize the trace length. the nominal voltage at rbias is 0.8v +/- 10% and therefore the resistor will dissipate approximately 80 w of power. 5.4 integrated low jitter pll the usb332x uses an integrated low jitter phase lo cked loop (pll) to provide a clean 480mhz clock required for hs usb signal quality. this clock is used by the phy during both transmit and receive. the usb332x pll requires an accurate frequency reference to be driven on the refclk pin. the system must not drive voltage on the clkout pi n following por or hardware reset that exceeds the value of v ih_ed provided in table 4.4 . 5.4.1 refclk frequency selection the usb332x is designed to operate in one of tw o available modes. in the first mode, a 60mhz ulpi clock is driven on the refclk pin. in the second mode, the uni que reference clock frequency shown in order numbers on page 2 is driven on the refclk pin. the the link is driving the ulpi clock in the first mode, and this is referred to as ulpi clock in mode . in the second mode, the usb332x generates the ulpi clock, and this is referred to as ulpi clock out mode . during start-up, the usb332x monitors the clkout pin. if a connection to vdd18 is detected, the usb332x is configured for a 60mhz ulpi reference clock driven into the refclk pin. section 5.4.1.1 and section 5.4.1.2 describe how to configure the usb332x for either ulpi clock in mode or ulpi clock out mode. 5.4.1.1 ulpi clock in mode (60mhz refclk mode) when using ulpi clock in mode, the link must supply the 60mhz ulpi clock to the usb332x. in this mode the 60mhz ulpi clock is connected to the refclk pin, and the clkout pin is tied high to vdd18 . an example of ulpi clock in mode is shown in figure 8.2 . after the pll has locked to the correct frequency, the usb332x will de-assert dir and the link can begin using the ulpi interface. the usb332x is guaranteed to start the clock within the time specified in ta b l e 4 . 2 . for host applications, the ulpi autoresume bit should be enabled. this is described in section 6.2.4.4 .
industry?s smallest hi-speed usb transceiver with 1.8v ulpi interface datasheet smsc usb332x 25 revision 1.1 (11-20-12) datasheet 5.4.1.2 ulpi clock out mode when using ulpi clock out mode, the usb332x gene rates the 60mhz ulpi clock used by the link. in this mode, the refclk pin must be driven with the model-specific frequency, and the clkout pin sources the 60mhz ulpi clock to the link. an example of ulpi clock out mode is shown in figure 8.1 after the pll has locked to the correct frequen cy, the usb332x generates the 60mhz ulpi clock on the clkout pin, and de-asserts dir to indicate that the pll is locked. the usb332x is guaranteed to start the clock within the time specified in ta b l e 4 . 2 , and it will be accurate to within 500ppm. for host applications the ulpi autoresume bit should be enabled. this is described in section 6.2.4.4 . when using ulpi clock out mode, the edges of the reference clock do not need to be aligned in any way to the ulpi interface signals. there is no need to align the phase of the refclk and the clkout . 5.4.2 refclk amplitude the reference clock is connected to the refclk pin as shown in the application diagrams, figure 8.1 and figure 8.2 . the refclk pin is designed to be driven with a square wave from 0v to v dd18 , but figure 5.2 configuring the usb332x for ulpi clock in mode (60 mhz) figure 5.3 configuring the usb332x for ulpi clock out mode clkout refclk ~ ~ ~ ~ smsc phy clock source to pll link ulpi clk out reference clk in vdd18 clkout refclk ~ ~ ~ ~ smsc phy from pll clock source to pll link ulpi clk in
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet revision 1.1 (11-20-12) 26 smsc usb332x datasheet can be driven with a square wave from 0v to as hi gh as 3.6v. the usb332x uses only the positive edge of the refclk . if a digital reference is not available, the refclk pin can be driven by an analog sine wave that is ac coupled into the refclk pin. if using an analog clock the dc bias should be set at the mid-point of the vdd18 supply using a bias circuit as shown in figure 5.4 . the amplitude must be greater than 300mv peak to peak. the component values provided in figure 5.4 are for example only. the actual values should be selected to satisfy system requirements. the refclk amplitude must comply with th e signal amplitudes shown in ta b l e 4 . 4 and the duty cycle in ta b l e 4 . 2 . 5.4.3 refclk jitter the usb332x is tolerant to jitter on the reference clock. the refclk jitter should be limited to a peak to peak jitter of less than 1ns over a 10us time interval. if this level of jitter is exceeded when configured for either ulpi clock in mode or ulpi clock out mode, the usb332x hi-speed eye diagram may be degraded. the frequency accuracy of the refclk must m eet the +/- 500ppm requirement as shown in ta b l e 4 . 2 . 5.4.4 refclk enable/disable the refclk should be enabled when the resetb pin is brought high. the ulpi interface will start running after the time specified in ta b l e 4 . 2 . if the refclk enable is del ayed relative to the resetb pin, the ulpi interface will start operation delay ed by the same amount. the refclk can be run at anytime the resetb pin is low without causing the usb 332x to start-up or draw current. when the usb332x is placed in low power mode or carkit mode, the refclk can be stopped after the final ulpi register write is complete. the stp pin is asserted to bring the usb332x out of low power mode. the refclk should be started at the same time stp is asserted to minimize the usb332x start-up time. if the refclk is stopped while clkout is running, the pll will come out of lock and the frequency of the clkout signal will decrease to the minimum allowed by the pll design. if the refclk is stopped during a usb session, the session may drop. figure 5.4 example of circuit used to shift a reference clock common-mode voltage level. clock 47k 47k 0.1uf 1.8v supply to refclk pin
industry?s smallest hi-speed usb transceiver with 1.8v ulpi interface datasheet smsc usb332x 27 revision 1.1 (11-20-12) datasheet 5.5 internal regulators and por the usb332x includes integrated power management functions, including a low-dropout regulator that can be used to generate the 3.3v u sb supply, and a por generator described in section 5.5.2 . 5.5.1 integrated low dropout regulator the usb332x has an integrated linear regulator. power sourced at the vbat pin is regulated to 3.3v and the regulator output is on the vdd33 pin. to ensure stability, the regulator requires an external bypass capacitor (c out) as specified in ta b l e 4 . 9 placed as close to the pin as possible. the usb332x regulator is designed to generate a 3. 3 volt supply for the usb332x only. using the regulator to provide current for other circuits is not recommended and sm sc does not guarantee usb performance or regulator stability. during usb uart mode the regulator output voltage can be changed to allow the usb332x to work with uarts operating at different oper ating voltages. the regulator output is configured to the voltages shown in ta b l e 4 . 9 with the uart regoutput[1:0] bits in the usb io & power management register. the usb332x regulator can be powered in the three methods as shown below. for usb peripheral, host, and otg operations t he regulator can be connected as shown in figure 5.5 or figure 5.6 below. for otg operation, the vdd33 supply on the usb332x must be powered to detect devices attaching to the usb connector and detect a srp during an otg session. when using a battery to supply the usb332x, the battery volt age must be within the range of 3.1v to 5.5v . figure 5.5 powering the usb332x from a battery vbus vdd33 vbat gnd ldo ~ ~ ~ ~ smsc phy to otg c out vbus to usb con. r vbus
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet revision 1.1 (11-20-12) 28 smsc usb332x datasheet the usb332x can be powered from an exter nal 3.3v supply as shown below in the figure 5.6 . when using the external supply, both the vbat and vdd33 pins are connected together. the bypass capacitor, c byp, should be included when using the external supply. for peripheral only or host only operation, the vbat supply shown below in figure 5.7 may be connected to the vbus pin of the usb connector for bus power ed applications. in this configuration, external overvoltage protection is required to protect the vbat supply from any transient voltage present at the vbus pin of the usb connector. the vbat input must never be exposed to a voltage that exceeds v vbat . (see ta b l e 3 . 2 ) figure 5.6 powering the usb332x from a 3.3v supply figure 5.7 powering the usb332x from vbus vbus vdd33 vbat gnd ldo ~ ~ ~ ~ smsc phy to otg c byp vdd 3.3v vbus to usb con. r vbus vbus vdd33 vbat gnd ldo ~ ~ ~ ~ smsc phy to otg c out ovp vbus to usb con. r vbus
industry?s smallest hi-speed usb transceiver with 1.8v ulpi interface datasheet smsc usb332x 29 revision 1.1 (11-20-12) datasheet 5.5.2 power on reset (por) the usb332x provides a por circuit that ge nerates an internal reset pulse after the vdd18 supply is stable. after the internal por goes high and the resetb pin is high, the usb332x will release from reset and begin normal ulpi operation as described in section 5.5.4 . the ulpi registers will power up in their default state summarized in table 7.1 when the 1.8v supply is brought up. cycling the 1.8 volt power supply will reset the ulpi registers to their default states. the resetb pin can also be used to reset the ulpi registers to their default state (and reset all internal state machines) by bringing the pin low for a minimum of 1 microsecond and then high. the link is not required to assert the resetb pin. a pull-down resistor is not present on the resetb pin and therefore the link must drive the resetb pin to the desired state at all times (including system start-up) or connect the resetb pin to vdd18. 5.5.3 recommended power supply sequence the power supplies can be applied to the usb332x in any order. the order in which the supplies are brought up is not important. for u sb operation the usb332x requires the vbat , vdd33 , and vdd18 supples. when the vbat supply is applied the integrated regulator will automatically start-up and regulate vbat to vdd33 . if the vdd33 supply is powered and the vdd18 supply is not powered, the 3.3v circuits are powered off and the vdd33 current will be limited to 20ua as shown in ta b l e 4 . 1 , "operating current" . the ulpi interface will start operating after the vdd18 supply is applied and the resetb pin is brought high. the resetb pin must be held low until the vdd18 supply is stable. if the link is not ready to interface the usb332x, the link may choose to hold the resetb pin low until it is ready to control the ulpi interface. note: anytime vbat is powered per ta b l e 3 . 2 , the vdd33 pin will be powered up. note 5.2 vdd18 must be powered to tri-state the ul pi interface in this configuration. 5.5.4 start-up the power on default state of the usb332x is ul pi synchronous mode. the usb332x requires the following conditions to begin operation: t he power supplies must be stable, the refclk must be table 5.2 operating mode vs. power supply configuration vdd33 vdd18 resetb operating modes available 0 0 0 powered off 0 1 0 reset mode. 0 1 1 in this configuration the ulpi interface is available and can be programed into all operating modes described in chapter 6 . all usb signals will read 0. 1 0 x in this mode the ulpi interface is not active and the circuits powered from the vdd33 are turned off and the current will be limited to the reset mode current. ( note 5.2 ) 1 1 0 reset mode 1 1 1 full usb operation as described in chapter 6 .
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet revision 1.1 (11-20-12) 30 smsc usb332x datasheet present and the resetb pin must be high. after these c onditions are met, the usb332x will begin ulpi operation that is described in chapter 6, ulpi operation . figure 5.8 below shows a timing diagram to illustrate the start-up of the usb332x. at t0, the supplies are stable and the usb332x is held in reset mode. at t1, the link drives resetb high after the refclk has started. the resetb pin may be brought high asynchronously to refclk . at this point the usb332x will drive idle on the data bus and assert dir until the internal pll has locked. after the pll has locked, the usb332x will che ck that the link has de-asserted stp and at t2 it will de-assert dir and begin ulpi operation. the ulpi bus will be available as shown in figure 5.8 in the time defined as t start given in ta b l e 4 . 2 . if the refclk signal starts after the resetb pin is brought high, then time t0 will begin when refclk starts. t start also assumes that the link has de-asserted stp . if the link has held stp high the usb332x will hold dir high until stp is de-asserted. when the link de-asserts stp, it must drive a ulpi idle one cycle after dir de-asserts. 5.6 usb on-the-go (otg) the usb332x provides full support for usb otg prot ocol. otg allows the usb332x to be dynamically configured as a host or device depending on the type of cable inserted into the micro-ab receptacle. when the micro-a plug of a cable is inserted into the micro-ab receptacle, the usb device becomes the a-device. when a micro-b plug is inserted, the device becomes the b-device. the otg a-device behaves similar to a host while the b-device behaves similar to a peripheral. the differences are covered in the ?on-the-go supplement to the usb 2. 0 specification?. in appl ications where only host or device is required, the otg module is unused. 5.6.1 id resistor detection the id pin of the usb connector is monitored by the id pin of the usb332x to detect the attachment of different types of usb devices and cables. for dev ice only applications that do not use the id signal the id pin should be connected to vdd33 . the block diagram of the id detection circuitry is shown in figure 5.9 and the related parameters are given in table 4.7 . figure 5.8 ulpi start-up timing dir resetb stp t start refclk t1 t2 t0 supplies stable phy drives idle data[7:0] refclk valid phy tri-states phy tri-states phy drives high link drives low rxcmd idle idle
industry?s smallest hi-speed usb transceiver with 1.8v ulpi interface datasheet smsc usb332x 31 revision 1.1 (11-20-12) datasheet 5.6.1.1 usb otg operation the usb332x can detect id grounded and id floating to determine if an a or b cable has been inserted. the a plug will ground the id pin while the b plug will float the id pin. these are the only two valid states allowed in the otg protocol. to monitor the status of the id pin, the link activates the idpullup bit in the otg control register, waits 50ms and then reads t he status of the idgnd bit in the usb interrupt status register. if an a cable has been inserted the idgnd bit will read 0. if a b cable is inserted, the id pin is floating and the idgnd bit will read 1. the usb332x provides an integrated weak pull-up resistor on the id pin, r idw . this resistor is present to keep the id pin in a known state when the idpullup bit is disabled and the id pin is floated. in addition to keeping the id pin in a known state, it enables the usb332x to generate an interrupt to inform the link when a cable with a resistor to ground has been attached to the id pin. the weak pull- up is small enough that the largest valid rid resistor pulls the id pin low and causes the idgnd comparator to go low. after the link has detected an id pin state change, the rid converter can be used to determine the resistor value as described in section 5.6.1.2 . 5.6.1.2 measuring id resistance to ground the link can used the integrated resistance meas urement capabilities to determine the value of an id resistance to ground. the following table details the valid values of resistance, to ground, the usb332x can detect. figure 5.9 usb332x id resistor detection circuitry idpullup idgnd v ref idgnd r id =100k r idw >1m idfloat id ~ ~ ~ ~ otg module vdd33 to usb con. ridvalue v ref idfloat idgnd rise or idgnd fall idfloatrise or idfloatfall rid adc idgnddrv en en
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet revision 1.1 (11-20-12) 32 smsc usb332x datasheet note: idpullup = 0 the rid resistance can be read while the usb332x is in synchronous mode. when a resistor to ground is attached to the id pin, the state of the idgnd comparator will change. after the link has detected id transition to ground, it can use the methods described in section 6.6 to operate the rid converter. 5.6.1.3 using idfloat comparator note: the ulpi specification details a method to detect a 102k ? resistance to ground using the idfloat comparator. this method can only detect 0ohms, 102k ? , and floating terminations of the id pin. due to this limitation it is recommended to use the rid converter as described in section 5.6.1.2 . the id pin can be either grounded, floated, or connected to ground with a 102k ? external resistor. to detect the 102k resistor, set the idpullup bit in the otg control register, causing the usb332x to apply the 100k internal pull-up connected between the id pin and vdd33. set the idfloatrise and idfloatfall bits in both the usb interrupt enable rising and usb interrupt enable falling registers to enable the idfloat comparator to generate an rxcmd to the link when the state of the idfloat changes. as described in figure 6.3 , the alt_int bit of the rxcmd will be se t. the values of idgnd and idfloat are shown for the three types cables that can attach to the usb connector in table 5.4 . note: the ulpi register bits idpullup , idfloatrise, and idfloatfall should be enabled. to save current when an a plug is inserted, the internal 102k ? pull-up resistor can be disabled by clearing the idpullup bit in the otg control register and the idfloatrise and idfloatfall bits in both the usb interrupt enable rising and usb interrupt enable falling registers. if the cable is removed the weak r idw will pull the id pin high. the idgnd value can be read using the ulpi usb interrupt status register, bit 4. in host mode, it can be set to generate an interrupt when idgnd changes by setting the appropriate bits in the usb interrupt enable rising and usb interrupt enable falling registers. the idfloat value can be read by reading the ulpi carkit interrupt status register bit 0. table 5.3 valid values of id resistance to ground id resistance to ground rid value ground 000 75 ? +/-1% 001 102k ? +/-1% 010 200k ? +/-1% 011 440k ? +/-1% 100 floating 101 table 5.4 idgnd and idfloat vs. id resistance to ground id resistance idgnd idfloat float 1 1 102k 1 0 gnd 0 0
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet smsc usb332x 33 revision 1.1 (11-20-12) datasheet note: the idgnd switch has been provided to ground the id pin for future applications. 5.6.2 vbus monitor and pulsing the usb332x includes all of the vbus comparators required for otg. the vbusvld, sessvld, and sessend comparators shown in figure 5.10 are fully integrated into t he usb332x. these comparators are used to monitor changes in the vbus voltage, and the state of each comparator can be read from the usb interrupt status register. the vbusvld comparator is used by the link, when configured as an a device, to ensure that the vbus voltage on the cable is valid. the sessvld co mparator is used by the link when configured as both an a or b device to indicate a session is re quested or valid. finally the sessend comparator is used by the b-device to indicate a usb session has ended. also included in the vbus monitor and pulsing block are the resistors used for vbus pulsing in srp. the resistors used for vbus pulsing include a pull-down to ground and a pull-up to vdd33. in some applications, voltages much greater than 5.5v may be present at the vbus pin of the usb connector. the usb332x includes an overvolt age protection circuit that protects the vbus pin of the usb332x from excessive voltages as shown in figure 5.10 . 5.6.2.1 sessend comparator the sessend comparator is designed to trip w hen vbus is less than 0.5 volts. when vbus goes below 0.5 volts the usb session is considered to be ended, and sessend will transition from 0 to 1. the sessend comparator can be disabled by clearing this bit in both the usb interrupt enable rising and usb interrupt enable falling registers. when disabled , the sessend bit in the usb interrupt status register will read 0. the sessend compar ator trip points are detailed in table 4.7 . figure 5.10 usb332x otg vbus block r vpd vbusvalid sessvalid sessend dischrgvbus 0.5v 1.4v 4.575v vbus ~ ~ ~ ~ vdd33 smsc phy to usb con. sessend rise or sessend fall vbusvalid rise or vbusvalid fall rxcmd vbusvalid indicatorcomplement [useexternalvbusindicator, indicatorpassthru] [0, x] [1, 0] [1, 1] extvbus (logic 1) r vb r vpu chrgvbus vbus overvoltage protection r vbus en en
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet revision 1.1 (11-20-12) 34 smsc usb332x datasheet 5.6.2.2 sessvld comparator the sessvld comparator is used when the phy is configured as both an a and b device. when configured as an a device, the sessvld is used to detect session request protocol (srp). when configured as a b device, sessvld is used to de tect the presence of vbus. the sessvld interrupts can be disabled by clearing this bit in both the usb interrupt enable rising and usb interrupt enable falling registers. when the interrupts are disabled, the sessvld comparator is not disabled and its state can be read in the usb interrupt status register. the sessvld comparator trip point is detailed in table 4.7 . note: the otg supplement specifies a voltage range for a-device session valid and b-device session valid comparator. the usb332x phy combines the two comparators into one and uses the narrower threshold range. 5.6.2.3 vbusvld comparator the final vbus comparator is the vbusvld compar ator. this comparator is only used when the usb332x is configured as an a-dev ice. in the usb protocol the a-device supplies the vbus voltage and is responsible to ensure it remains within a specified voltage range. the vbusvld comparator can be disabled by clearing this bit in both the usb interrupt enable rising and usb interrupt enable falling registers. when disabled, bit 1 of the usb interrupt status register will return a 0. the vbusvld comparator trip points are detailed in ta b l e 4 . 7 . the internal vbusvalid comparator is designed to ensure the vbus voltage remains above 4.4v. the usb332x includes the external vbus valid indica tor logic as detail in the ulpi specification. the external vbus valid indicator is tied to a logic one. the decoding of this logic is shown in ta b l e 5 . 5 below. by default this logic is disabled. note 5.3 a peripheral should not use vbusvld to begi n operation. the peripheral should use sessvld because the internal vbusvld thres hold can be above the vbus voltage required for usb peripheral operation. table 5.5 external vbus indicator logic typical application use external vbus indicator indicator pass thru indicator complement rxcmd vbus valid encoding source otg device 0 x x internal vbusvld comparator (default) 1 1 0 fixed 1 1 1 1 fixed 0 1 0 0 internal vbusvld comparator. 1 0 1 fixed 0 standard host 1 1 0 fixed 1 1 1 1 fixed 0 standard peripheral 0 x x internal vbusvld comparator. this information should not be used by the link. ( note 5.3 )
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet smsc usb332x 35 revision 1.1 (11-20-12) datasheet 5.6.2.4 vbus pulsing with pull-up and pull-down resistors in addition to the internal vbus comparators, the usb332x also includes the integrated vbus pull-up and pull-down resistors used for vbus pulsing dur ing otg session request protocol. to discharge the vbus voltage so that a session request can be gin, the usb332x provides a pull-down resistor from vbus to ground. this resistor is controlled by the dischargevbus bit 3 of the otg control register. the pull-up resistor is connected betwe en vbus and vdd33. this resistor is used to pull vbus above 2.1 volts so that the a-device knows that a usb session has been requested. the state of the pull-up resistor is controlled by the bit 4 chargevbus of the otg control register. the pull-up and pull-down resistor values are detailed in ta b l e 4 . 7 . the internal vbus pull-up and pull-down resistors are designed to include the r vbus external resistor in series. this external resistor is used by the vbus overvoltage protection described below. 5.6.2.5 vbus input impedance the otg supplement requires an a-device that s upports session request protocol to have a vbus input impedance less than 100k ? and greater the 40k ? to ground. the usb332x provides a 75k ? resistance to ground, r vb . the r vb resistor tolerance is detailed in ta b l e 4 . 7 . 5.6.2.6 vbus overvoltage protection the usb332x provides an integrated overvo ltage protection circuit to protect the vbus pin from excessive voltages that may be present at the usb co nnector. the overvoltage protection circuit works with an external resistor (r vbus ) by drawing current across the resistor to reduce the voltage at the vbus pin. when voltage at the vbus pin exceeds 5.5v, the overvoltage protection block will sink current to ground until vbus is below 5.5v. the cu rrent drops the excess voltage across r vbus and protects the usb332x vbus pin. the required r vbus value is dependent on the operating mode of the usb332x as shown in table 5.6 . the overvoltage protection circuit is designed to protect the usb332x from continuous voltages up to 30v on the r vbus resistor. the r vbus resistor must be sized to handle the power dissipated across the resistor. the resistor power can be found using the equation below: table 5.6 required r vbus resistor value operating mode r vbus device only 10k ? 5% otg capable 1k ? 5% host useexternalvbusindicator = 1 10k ? 5% p rvbus vprotect 5.0 ? () 2 r vbus -------------------------------------------- = where: ? vprotect is the vbus protection required ? r vbus is the resistor value, 1k ? or 10k ? . ? p rvbus is the required power rating of r vbus
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet revision 1.1 (11-20-12) 36 smsc usb332x datasheet for example, protecting a peripheral or devic e only application to 15v would require a 10k ? r vbus resistor with a power rating of 0.01w. to pr otect an otg product to 15v would require a 1k ? r vbus resistor with a power rating of 0.1w. 5.6.3 driving external vbus the usb332x monitors vbus as described in vbus monitor and pulsing . the usb332x does not provide an external output for the drvvbusexternal ulpi register. for otg and host applications, the external vbus supply or power switch must be controlled by the link as shown in figure 8.2 . 5.7 usb uart support the usb332x provides support for the usb uart inte rface as detailed in the ulpi specification and the former cea-936a specification. the usb332x can be placed in uart mode using the method described in section 6.5 , and the regulator output will automatical ly switch to the value configured by the uart regoutput bits in the usb io & power management register. while in uart mode, the linestate signals cannot be monitored on the data[0] and data[1] pins. 5.8 usb charger detection support to support the detection and identification of di fferent types of usb chargers the usb332x provides integrated pull-up resistors, r cd , on both dp and dm. these pull-up resistors along with the single ended receivers can be used to help determine the type of usb charger attached. reference information on implementing charger detection is provided in section 8.2 . note: chargerpullupenabledp and chargerpullupenabledm are enabled in the usb io & power management register. 5.9 usb audio support note: the usb332x supports ?usb digital audio? through the usb protocol in ulpi and usb serial modes described in section 6 . the usb332x provides two low resistance analog swit ches that allow analog audio to be multiplexed over the dp and dm terminals of the usb con nector. the audio switches are shown in figure 5.1 . the electrical characteristics of the usb audio switches are provided in ta b l e 4 . 8 . during normal usb operation the switches are off. when usb audio is desired the switches can be turned ?on? by enabling the spkleften, spkrighten, or micen bits in the carkit control register as described in section 6.5.2 . these bits are disabled by default. the usb audio switches can also be enabled by asserting the resetb pin or removing the voltage at vdd18 as shown in ta b l e 5 . 8 . while using the usb switches, vdd18 is not required, but 3. 3v must be present at vdd33 . the integrated 3.3v ldo regulator may be used to generate vdd33 from power applied at the vbat pin. table 5.7 usb weak pull-up enable resetb dp pullup enable dm pullup enable 00 0 1 chargerpullupenabledp chargerpullupenabledm
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet smsc usb332x 37 revision 1.1 (11-20-12) datasheet note: spkleften, spkrighten, and micen are enabled in the carkit control register. in addition to usb audio support the switches can al so be used to multiplexed a second fs usb phy to the usb connector. the signal quality will be degraded slightly due to the ?on? resistance of the switches. the usb332x single-ended receivers described in section 5.2.1 are disabled when either usb audio switch is enabled. the usb332x does not provide the dc bias for the audio signals. the spk_r and spk_l pins should be biased to 1.65v when audio signals are routed through the usb332x. this dc bias is necessary to prevent the audio signal from swinging below ground and being clipped by esd diodes. when the system is not using the usb audio switches, the spk_r and spk_l pins should not be connected. table 5.8 usb audio switch enable resetb vdd18 dp switch enable dm switch enable x011 0111 11 spkleften spkrighten or micen
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet revision 1.1 (11-20-12) 38 smsc usb332x datasheet chapter 6 ulpi operation 6.1 overview the usb332x uses the industry standard ulpi digi tal interface to facilitate communication between the phy and link (device controller). the ulpi in terface is designed to reduce the number of pins required to connect a discrete usb phy to an asic or digital controller. fo r example, a full utmi+ level 3 otg interface requires 54 signals wh ile a ulpi interface requires only 12 signals. the ulpi interface is documented completely in th e ?utmi+ low pin interface (ulpi) specification revision 1.1?. the following sections describe the operating modes of the usb332x digital interface. figure 6.1 illustrates the block diagram of the ulpi digital functions. it should be noted that this usb332x does not use a ?ulpi wrapper? around a utmi + phy core as the ulpi specification implies. the advantage of a ?wrapper less? architecture is that the usb332x has a lower usb latency than a design which must first register signals into the ph y?s wrapper before the transfer to the phy core. a figure 6.1 ulpi digi tal block diagram note: the ulpi interface is a wrapperless design. por ulpi register array interrupt control 6pinserial mode xcvrselect[1:0] termselect opmode[1:0] reset suspendm 3pinserial mode clocksuspendm autoresume dischrgvbus chrgvbus idgnddrv spkleften spkrighten/micen dppulldown dmpulldown swapdp/dm carkitmode regoutput[1:0] chargerpullupendp chargerpullupendm txden rxden indicator complement indicator pass thru useexternal vbus indicator idpullup linestates[1:0] hostdisconnect interface protect disable vbusvalid sessionvalid sessionend idgnd idfloat ridcon...start ridvalue[2:0] ridcon...done data[7:0] high speed tx full speed tx low speed tx high speed data recovery full / low speed data recovery ulpi protocol block hs tx data fs/ls tx data hs rx data fs/ls data dir nxt stp tx data rx data usb transmit and receive logic ulpi register access resetb ulpi interupt rid state machi ne to rx analog to tx analog transceiver control to otg analog to usb audio analog
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet smsc usb332x 39 revision 1.1 (11-20-12) datasheet low latency phy allows a link to use a wrapper around a utmi link and still make the required usb turn-around timing given in the usb 2.0 specification. rxenddelay maximum allowed by the utmi+/ulpi for 8-bit data is 63 high speed clocks. usb332x uses a low latency high speed re ceiver path to lower the rxendd elay to 43 high speed clocks. this low latency design gives the link more cycles to ma ke decisions and reduces the link complexity. this is the result of the ?wrapper less? architecture of the usb332x. this low rxenddelay should allow legacy utmi links to use a ?wrapper? to conv ert the utmi+ interface to a ulpi interface. in figure 6.1 , a single ulpi protocol block decodes the ulpi 8-bit bi-directional bus when the link addresses the phy. the link must use the dir output to determine direct ion of the ulpi data bus. the usb332x is the ?bus arbitrator?. the ulpi protocol block will route data/commands to the transmitter or the ulpi register array. 6.1.1 ulpi interface signals the utim+ low pin interface (ulpi) uses twelve pins to connect a full otg host / device phy to an soc. a reduction of external pins on the phy is a ccomplished by realizing that many of the relatively static configuration pins (xcvrsele ct[1:0], termselect, opmode[1:0], and dppulldown dmpulldown to list a few,) can be implemented by having an internal static register array. an 8-bit bi-directional data bus clocked at 60mhz allows the link to access this internal register array and transfer usb packets to and from the phy. the remaining 3 pins function to control the data flow and arbitrate the data bus. direction of the 8-bit data bus is controlled by the dir output from the phy. another output, nxt , is used to control data flow into and out of the device. finally, stp , which is in input to the phy, terminates transfers and is used to start up and resume from low power mode. the twelve signals are described below in ta b l e 6 . 1 . usb332x implements a single data rate (sdr) ulpi interface with all data transfers happening on the rising edge of the 60mhz ulpi clock while oper ating in synchronous mode. the direction of the data bus is determined by the state of dir . when dir is high, the phy is driving data[7:0] . when dir is low, the link is driving data[7:0] . table 6.1 ulpi interface signals signal direction description clk i/o 60mhz ulpi clock. all ulpi signals ar e driven synchronous to the rising edge of this clock. this clock can be either driven by the phy or the link as described in section 5.4.1 data[7:0] i/o 8-bit bi-directional data bus. bus ownership is determined by dir. the link and phy initiate data transfers by driving a non-zero pattern onto the data bus. ulpi defines interface timing for a single-edge data transfers with respect to rising edge of the ulpi clock. dir out controls the direction of the data bus. when the phy has data to transfer to the link, it drives dir high to take ownership of the bus. when the phy has no data to transfer it drives dir low and monitors the bus for commands from the link. the phy will pull dir high whenever the interface can not accept data from the link, such as during pll start-up. stp in the link asserts stp for one clock cycle to stop the data stream currently on the bus. if the link is sending data to the phy, stp indicates the last byte of data was on the bus in the previous cycle. nxt out the phy asserts nxt to throttle the data. when the link is sending data to the phy, nxt indicates when the current byte has been accepted by the phy. the link places the next byte on the data bus in the following clock cycle.
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet revision 1.1 (11-20-12) 40 smsc usb332x datasheet each time dir changes, a ?turn-around? cycle occurs where neither the link nor phy drive the data bus for one clock cycle. during the ?t urn?around?cycle, the state of data[7:0] is unknown and the phy will not read the data bus. because usb uses a bit-stuffing encoding, some means of allowing the phy to throttle the usb transmit data is needed. the ulpi signal nxt is used to request the next byte to be placed on the data bus by the link layer. the ulpi interface supports the two basic mode s of operation: synchronous mode and asynchronous modes that include low power mode, serial modes, and carkit mode. in synchronous mode, all signals change synchronously with the 60mhz ulpi cl ock. in asynchronous modes the clock is off and the ulpi bus is redefined to bring out the signals r equired for that particular mode of operations. the description of synchronous mode is described in the following sections while the descriptions of the asynchronous modes are described in section 6.3 , section 6.4 , and section 6.5 . 6.1.2 ulpi interface timing in synchronous mode the control and data timing relationships are given in figure 6.2 and ta b l e 4 . 3 . all timing is relative to the rising clock edge of the 60mhz ulpi clock. 6.2 ulpi register access a command from the link begins a ulpi transfer fr om the link to the usb332x. before reading a ulpi register, the link must wait un til dir is low, and then send a transmit command byte (txd cmd) byte. the txd cmd byte informs the usb332x of the type of data being sent. the txd cmd is followed by a data transfer to or from the usb332x. ta b l e 6 . 2 gives the txd command byte (txd cmd) encoding for the usb332x. the upper two bits of the tx cmd instruct the phy as to what type of packet the link is transmitting. the ulpi regist ers retain their contents when the phy is in low power mode, full speed/low speed serial mode, or carkit mode. figure 6.2 ulpi single data rate timing diagram in synchronous mode 60mhz ulpi - clk control in - stp data in - data[7:0] control out - dir, nxt data out - data[7:0] t sc t sd t hc t hd t dc t dc t dd
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet smsc usb332x 41 revision 1.1 (11-20-12) datasheet 6.2.1 ulpi register write a ulpi register write operation is given in figure 6.3 . the txd command with a register write data[7:6] = 10b is driven by the link at t0. the register address is encoded into data[5:0] of the txd cmd byte. to write a register, t he link will wait until dir is low, and at t0, drive the txd cmd on the data bus. at t2 the phy will drive nxt high. on the next rising clock edge, t3, the link will write the register table 6.2 ulpi txd cmd byte encoding command name cmd bits[7:6] cmd bits[5:0] command description idle 00b 000000b ulpi idle transmit 01b 000000b usb transmit packet with no packet identifier (nopid) 00xxxxb usb transmit packet identifier (pid) where data[3:0] is equal to the 4-bit pid. p 3 p 2 p 1 p 0 where p 3 is the msb. register write 10b xxxxxxb immediate re gister write command where: data[5:0] = 6-bit register address 101111b extended register write command where the 8-bit register address is available on the next cycle. register read 11b xxxxxxb immediate re gister read co mmand where: data[5:0] = 6-bit register address 101111b extended register read command where the 8-bit register address is available on the next cycle. figure 6.3 ulpi register write in synchronous mode dir clk data[7:0] stp nxt txd cmd (reg write) idle reg data[n] idle ulpi register reg data [n-1] reg data [n] t0 t1 t2 t3 t5 t4 t6
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet revision 1.1 (11-20-12) 42 smsc usb332x datasheet data. at t4, the phy will accept the register data and drive nxt low. the link will drive an idle on the bus and drive stp high to signal the end of the data packet. finally, at t5, the phy will latch the data into the register and the link will pull stp low. nxt is used to control when the link drives the register data on the bus. dir is low throughout this transaction since the phy is receiving data from the link. stp is used to end the transaction and data is registered after the de-assertion of stp . after the write operation completes, the link must drive a ulpi idle (00h) on the data bus or the usb332 x may decode the bus value as a ulpi command. a ulpi extended register write operation is shown in figure 6.4 . to write an extended register, the link will wait until dir is low, and at t0, drive the txd cmd on the data bus. at t2 the phy will drive nxt high. on the next clock t3 the link will drive the ex tended address. on the next rising clock edge, t4, the link will write the register data. at t5, the phy will accept the register data and drive nxt low. the link will drive an idle on the bus and drive stp high to signal the end of the data packet. finally, at t5, the phy will latch the data into the register. the link will pull stp low. figure 6.4 ulpi extended regist er write in synchronous mode dir clk data[7:0] stp nxt txd cmd (extended reg write) idle reg data[n] idle ulpi register reg data [n-1] reg data [n] t0 t1 t2 t3 t5 t4 t6 extended address t7
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet smsc usb332x 43 revision 1.1 (11-20-12) datasheet 6.2.2 ulpi register read a ulpi register read operation is given in figure 6.5 . the link drives a txd cmd byte with data[7:6] = 11h for a register read. data[5:0] of the ulpi txd command by e contain the register address. at t0, the link will place the txd cmd on the data bus. at t2, the phy will bring nxt high, signaling the link it is ready to accept the data transfer. at t3, the phy reads the txd cmd, determines it is a register read, and asserts dir to gain control of the bu s. the phy will also de-assert nxt . at t4, the bus ownership has transferred back to the phy and the phy drives the requested register onto the data bus. at t5, the link will read the data bus and the phy will drop dir low returning control of the bus back to the link. after the turn around cycle, the link mu st drive a ulpi idle command at t6. a ulpi extended register r ead operation is shown in figure 6.6 .to read an extended register, the link writes the tx cmd with the address set to 2fh. at t2, the phy will assert nxt , signaling the link it is ready to accept the extended address. at t3, th e link places the extended register address on the bus. at t4, the phy reads the extended address, and asserts dir to gain control of the bus. the phy will also de-assert nxt . at t5, the bus ownership has transfe rred back to the phy and the phy drives the requested register onto the data bus. at t6, the link will read the data bus and the phy will de- assert dir returning control of the bus back to the li nk. after the turn aroun d cycle, the link must drive a ulpi idle command at t6. figure 6.5 ulpi register read in synchronous mode dir clk data[7:0] stp nxt txd cmd reg read idle t0 reg data turn around turn around t1 t2 t3 t4 t5 t6 idle
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet revision 1.1 (11-20-12) 44 smsc usb332x datasheet 6.2.3 ulpi rxcmd the ulpi link needs information which was provided by the following pins in a utmi implementation: linestate[1:0], rxactive, rxvalid and rxerror. when implementing the otg functions, the vbus and id pin states must also be transferred to the link. ulpi defines a receive command byte (rxcmd) that contains this information. the encoding of the rxcmd byte is given in the table 6.3 . transfer of the rxcmd byte occurs in synchronous mode when the phy has control of the bus. the ulpi protocol block shown in figure 6.1 determines when to send an rxcmd. a rxcmd can occur: ? when a linestate change occurs. ? when vbus or id comparators change state. ? during a usb receive when nxt is low. ? after the usb332x deasserts dir and stp is low during start-up ? after the usb332x exits low power mode, serial mo des, or carkit mode after detecting that the link has de-asserted stp , and dir is low. when a usb receive is occurring, rxcmd?s are sent whenever nxt = 0 and dir = 1. during a usb transmit, the rxcmd?s are returned to the link after stp is asserted. if an rxcmd event occurs during a usb transmit, the rxcmd is blocked until stp de-asserts at the end of the transmit. the rxcmd contai ns the status that is current at the time the rxcmd is sent. figure 6.6 ulpi extended register read in synchronous mode dir clk data[7:0] stp nxt txd cmd extended reg read idle t0 reg data turn around turn around t1 t2 t3 t4 t5 t6 idle extended address t7
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet smsc usb332x 45 revision 1.1 (11-20-12) datasheet notes: 1. an ?x? is a do not care and can be either a logic 0 or 1. 2. the value of vbusvalid is defined in ta b l e 5 . 5 . note 6.1 linestate: these bits in the rxcmd byte reflect the current state of the full-speed single ended receivers. linestate[0] directly reflects the current state of dp . linestate[1] directly reflects the current state of dm . when dp = dm =0 this is called "single ended zero" (se0). when dp = dm =1, this is called "single ended one" (se1). 6.2.4 usb332x transmitter the usb332x ulpi transmitter fully supports hs, fs, and ls transmit operations. figure 6.1 shows the high speed, full speed, and low speed transm itter block controlled by ulpi protocol block. encoding of the usb packet follows the bit-stuffing and nrzi outlined in the usb 2.0 specification. many of these functions are re-used between the hs and fs/ls transmitters. when using the usb332x, ta b l e 5 . 1 should always be used as a guideline on how to configure for various modes of operation. the transmitter decodes the inputs of xcvrselect[1:0] , termselect , opmode[1:0] , dppulldown, and dmpulldown to determine what operation is ex pected. users must strictly adhere to the modes of operation given in ta b l e 5 . 1 . table 6.3 ulpi rx cmd encoding data[7:0] name description and value [1:0] linestate utmi linestate signals note 6.1 [3:2] encoded vbus state encoded vbus voltage states value vbus voltage sessend sessvld vbusvld 2 00 v vbus < v sess_end 10 0 01 v sess_end < v vbus < v sess_vld 00 0 10 v sess_vld < v vbus < v vbus_vld x1 0 11 v vbus_vld < v vbus xx 1 [5:4] rx event encoding encoded utmi event signals value rxactive rxerror hostdisconnect 00 0 0 0 01 1 0 0 11 1 1 0 10 x x 1 [6] state of id pin set to the logic state of the id pin. a logic low indicates an a device. a logic high indicates a b device. [7] alt_int asserted when a non-usb interrupt occurs. this bit is set when an unmasked event occurs on any bit in the carkit interrupt latch register. the link must read the carkit interrupt latch register to determine the source of the interrupt. section 5.6.1.3 describes how a change on the id pin can generate an interrupt. section 6.6 describes how an interrupt can be generated when the ridconversiondone bit is set.
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet revision 1.1 (11-20-12) 46 smsc usb332x datasheet several important functions for a device and host are designed in to the transmitter blocks. the usb332x transmitter will transmit a 32-bit long high speed sync before every high speed packet. in full and low speed modes a 8-bit sync is transmitted. when the device or host needs to chirp for high speed port negotiation, the opmode = 10 setting will turn off the bit-stuffing and nrzi encoding in the transmitter. at the end of a chirp, the usb332x opmode register bits should be changed only after the rxcmd linestate encoding indicates that the transmitter has completed transmit ting. should the opmode be switched to normal bit-stuffing and nrzi encoding before the transmit pipeline is empty, the remaining data in the pipeline may be transmitted in an bit-stuff encoding format. please refer to the ulpi specification for a detailed discussion of usb reset and hs chirp. 6.2.4.1 high speed long eop when operating as a hi-speed host, the usb332x will automatically generate a 40 bit long end of packet (eop) after a sof pid (a5h). the usb332x determines when to send the 40-bit long eop by decoding the ulpi txd cmd bits [3:0] for the sof. the 40-bit long eop is only transmitted when the dppulldown and dmpulldown bits in the otg control register are asserted. the hi-speed 40-bit long eop is used to detect a disconnect in high speed mode. in device mode, the usb332x will not send a long eop after a sof pid. 6.2.4.2 low speed keep-alive low speed keep alive is supported by the usb332x. when in low speed (10b), the usb332x will send out two low speed bit times of se0 when a sof pid is received. 6.2.4.3 utmi+ level 3 pre-amble is supported for utmi + level 3 compatibility. when xcvrselect is set to (11b) in host mode, ( dppulldown and dmpulldown both asserted) the usb332x will pr e-pend a full speed pre-amble before the low speed packet. full speed rise and fall time s are used in this mode. the pre-amble consists of the following: full speed sync, the encoded pre- pid (c3h) and then full speed idle (dp=1 and dm = 0). a low speed packet follows with a sync, data and a ls eop. the usb332x will only support utmi+ level 3 as a host. the usb332x does not support utmi+ level 3 as a peripheral. a utmi+ level 3 peripheral is an upstream hub port. the usb332x will not decode a pre-amble packet intended for a ls device when the usb332x is configured as the upstream port of a fs hub, xcvrselect = 11b, dppulldown = 0b, dmpulldown =0b. 6.2.4.4 host resume k resume k generation is supported by the usb3 32x. when the usb332x exits the suspended (low power mode), the usb332x, when operating as a hos t, will transmit a k on dp/dm. the transmitters will end the k with se0 for two low speed bit times. if the usb332x was operating in high speed mode before the suspend, the host must change to high speed mode before the se0 ends. se0 is two low speed bit times which is about 1.2 us. for more details please see sections 7.1.77 and 7.9 of the usb specification. in device mode, the resume k will not append an se0, but release the bus to the correct idle state, depending upon the operational mode as shown in ta b l e 5 . 1 . the ulpi specification includes a detailed discu ssion of the resume sequence and the order of operations required. to support host start-up of less than 1ms the usb332x implements the ulpi autoresume bit in the interface c ontrol register. the default autoresume state is 0 and this bit should be enabled for host applications.
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet smsc usb332x 47 revision 1.1 (11-20-12) datasheet 6.2.4.5 no sync and eop generation ( opmode = 11) utmi+ defines o pmode = 11 where no sync and eop generation occurs in hi-speed operation. this is an option to the ulpi specification and not im plemented in the usb332x. 6.2.4.6 typical usb transmit with ulpi figure 6.7 shows a typical usb transmit sequence. a transmit sequence starts by the link sending a txd cmd where data[7:6] = 01b, data[5:4] = 00b, and data[3:0] = pid. the tx cmd with the pid is followed by transmit data. during transmit the phy will use nxt to control the rate of data flow into the phy. if the usb332x pipeline is full or bit-stuffing ca uses the data pipeline to overfill nxt is de-asserted and the link will hold the value on data until nxt is asserted. the usb transmit ends when the link asserts stp while nxt is asserted. note: the link cannot assert stp with nxt de-asserted since the usb332x is expecting to fetch another byte from the link. after the usb332x completes transmitting, the dp and dm lines return to idle and a rxcmd is returned to the link so the inter-packet timers may be updated by linestate. while operating in full speed or low speed, an end-of-packet (eop) is defined as se0 for approximately two bit times, followed by j for one bit time. the transceiver drives a j state for one bit time following the se0 to complete the eop. the li nk must wait for one bit time following line state indication of the se0 to j transition to allow the tran sceiver to complete the one bit time j state. all bit times are relative to the speed of transmission. in the case of full speed or low speed, after stp is asserted each fs/ls bit transition will generate a rxcmd since the bit times are relatively slow. 6.2.5 usb receiver the usb332x ulpi receiver fully supports hs, fs, and ls transmit operations. in all three modes the receiver detects the start of packet and synchronizes to the incoming data packet. in the ulpi protocol, a received packet has the priority and will immedi ately follow register reads and rxcmd transfers. figure 6.8 shows a basic usb packet received by the usb332x over the ulpi interface. figure 6.7 ulpi transmit in synchronous mode data[7:0] dp/dm dir clk stp nxt txd cmd (usb tx) idle d0 d2 d3 idle se0 !squelch se0 turn around turn around rxd cmd d1
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet revision 1.1 (11-20-12) 48 smsc usb332x datasheet in figure 6.8 the phy asserts dir to take control of the data bus from the link. the assertion of dir and nxt in the same cycle contains additional inform ation that rxactive has been asserted. when nxt is de-asserted and dir is asserted, the rxcmd data is trans ferred to the link. after the last byte of the usb receive packet is transferred to the phy, the linestate will return to idle. the ulpi full speed receiver operates according to the utmi / ulpi specification. in the full speed case, the nxt signal will assert only when the data bus has a valid received data byte. when nxt is low with dir high, the rxcmd is driven on the data bus. in full speed, the usb332x will not issue a rxacti ve de-assertion in the rxcmd until the dp/dm linestate transitions to idle. this prevents the link from violating the two full speed bit times minimum turn around time. 6.2.5.1 disconnect detection a high speed host must detect a disconnect by sa mpling the transmitter outputs during the long eop transmitted during a sof packet. the usb332x only looks for a high speed disconnect during the long eop where the period is long enough for the disconnect reflection to return to the host phy. when a high speed disconnect occurs, the usb332x will return a rxcmd and set the host disconnect bit in the usb interrupt status register. when in fs or ls modes, the link is expected to handle all disconnect detection. 6.3 low power mode low power mode is a power down state to save current when the usb session is suspended. the link controls when the phy is placed into or out of low power mode. in low power mode all of the circuits are powered down except the interface pi ns, full speed receiver, vbus comparators, and idgnd comparator. before entering low power mode, the usb332x must be configured to set the desired state of the usb transceiver. the xcvrselect[1:0] , termselect and opmode[1:0] bits in the function control register, and the dppulldown and dmpulldown bits in the otg control register control the configuration as shown in table 5.1 . the dp and dm pins are configured to a high impedance state by configuring opmode[1:0] = 01. pull-down resistors with a value of approximately 2m ? are present figure 6.8 ulpi receive in synchronous mode dir clk data[7:0] stp nxt rxd cmd idle turn around pid d1 rxd cmd d2 turn around
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet smsc usb332x 49 revision 1.1 (11-20-12) datasheet on the dp and dm pins to avoid false linestate indications that could result if the pins were allowed to float. 6.3.1 entering low power/suspend mode to enter low power mode, the link will write a 0 or clear the suspendm bit in the function control register. after this write is complete, the phy will assert dir high and after a minimum of five rising edges of clkout , drive the clock low. after the clock is stopped, the phy will enter a low power state to conserve current. placing the phy in suspend m ode is not related to usb suspend. to clarify this point, usb suspend is initiated when a usb host stops data transmissions and enters full-speed mode with 15k ? pull-down resistors on dp and dm . the suspended device goes to full-speed mode with a pull-up on dp . both the host and device remain in this state until one of them drives dm high (this is called a resume). while in low power mode, the data interface is rede fined so that the link can monitor linestate and the vbus voltage. in low power mode data[3:0] are redefined as shown in ta b l e 6 . 4 . linestate[1:0] is the combinational output of th e single-ended receivers. the ?int? or interrupt signal indicates an unmasked interrupt has occurred. when an unmasked interrupt or linestate change has occurred, the link is notified and can determine if it should wake-up the phy. figure 6.9 entering low power mode from synchronous mode table 6.4 interface signal mapping during low power mode signal maps to direction description linestate[0] data[0] out combinatorial linestate[ 0] driven directly by the full-speed single ended receiver. note 6.2 linestate[1] data[1] out combinatorial linestate[ 1] driven directly by the full-speed single ended receiver. note 6.2 reserved data[2 ] out driven low int data[3] out active high interrupt indication. must be asserted whenever any unmasked interrupt occurs. reserved data[7:4] out driven low dir clk data[7:0] stp nxt txd cmd (reg write) idle reg data[n] idle t0 t1 t2 t3 t5 t4 t6 t10 turn around low power mode suspendm (ulpi register bit) ...
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet revision 1.1 (11-20-12) 50 smsc usb332x datasheet note 6.2 linestate: these signals reflect the current state of the full-speed single ended receivers. linestate[0] directly refl ects the current state of dp . linestate[1] directly reflects the current state of dm . when dp = dm =0 this is called "single ended zero" (se0). when dp = dm =1, this is called "single ended one" (se1). an unmasked interrupt can be caused by the follo wing comparators changing st ate: vbusvld, sessvld, sessend, and idgnd. if any of th ese signals change state during lo w power mode and the bits are enabled in either the usb interrupt enable rising or usb interrupt enable falling registers, data[3] will assert. during low power mode, the vbusvld and sessend comparators can have their interrupts masked to lower the suspend current as described in section 6.3.4 . while in low power mode, the data bus is driven asynchronously because all of the phy clocks are stopped during low power mode. 6.3.2 exiting low power mode to exit low power mode, the link will assert stp . upon the assertion of stp , the usb332x will begin its start-up procedure. after the phy start-up is complete, the phy will start the clock on clkout and de-assert dir . after dir has been de-asserted, the link can de-assert stp when ready and start operating in synchronous mode. the phy will automatically set the suspendm bit to a 1 in the function control register. the value for t start is given in ta b l e 4 . 2 . should the link de-assert stp before dir is de-asserted, the usb332x will detect this as a false resume request and return to low power mode. this is detailed in section 3.9.4 of the ulpi 1.1 specification. 6.3.3 interface protection ulpi protocol assumes t hat both the link and phy will keep the ulpi data bus driven by either the link when dir is low or the phy when dir is high. the only exception is when dir has changed state and a turn around cycle occurs for 1 clock period. in the design of a usb system, there can be cases where the link may not be driving the ulpi bus to a known state while dir is low. two examples where this can happen is because of a slow link start-up or a hardware reset. figure 6.10 exiting low power mode dir clk data[7:0] stp turn around low power mode data bus ignored (slow link) idle (fast link) idle t0 t1 t2 t3 t5 t4 slow link drives bus idle and stp low fast link drives bus idle and stp low ... note: not to scale t start
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet smsc usb332x 51 revision 1.1 (11-20-12) datasheet 6.3.3.1 start up protection upon start-up, when the phy de-asserts dir , the link must be ready to receive commands and drive idle on the data bus. if the link is not ready to receive commands or drive idle, it must assert stp before dir is de-asserted. the li nk can then de-assert stp when it has completed its start-up. if the link doesn?t assert stp before it can receive commands, the phy may interpret the data bus state as a tx cmd and transmit invalid data onto the usb bus, or make invalid register writes. when the usb332x sends a rxcmd the link is require d to drive the data bus back to idle at the end of the turn around cycle. if the li nk does not drive t he databus to idle the usb332x may take the information on the data bus as a txcmd and transmit data on dp and dm until the link asserts stop. if the id pin is floated the last rxcmd from the usb332x will remain on the bus after dir is de- asserted and the usb332x will take this in as a txcmd. a link should be designed to have the default por state of the stp output high and the data bus tri- stated. the usb332x has weak pull-downs on the data bus to prevent these inputs from floating when not driven. these resistors are only used to preven t the ulpi interface from floating during events when the link ulpi pins may be tri-stated. the strength of the pull down resistors can be found in table 4.4 . the pull downs are not strong enough to pull the data bus low after a ulpi rxcmd, the link must drive the data bus to idle after dir is de-asserted. in some cases, a link may be software configured and not have control of its stp pin until after the phy has started. in this case, the usb332x has in internal pull-up on the stp input pad which will pull stp high while the link?s stp output is tri-stated. the stp pull-up resistor is enabled on por and can be disabled by setting the interfaceprotectdisable bit 7 of the interface control register. the stp pull-up resistor will pull-up the link?s stp input high until the link configures and drives stp high. after the link completes its start-up, stp can be synchronously driven low. a link design which drives stp high during por can disable the pull-up resistor on stp by setting interfaceprotectdisable bit to 1. a motivation for this is to reduce the suspend current. in low power mode, stp is held low, which would draw curr ent through the pull-up resistor on stp . 6.3.3.2 warm reset designers should also consider the case of a warm restart of a link with a phy in low power mode. after the phy enters low power mode, dir is asserted and the clock is stopped. the usb332x looks for stp to be asserted to re-start the clock and then resume normal synchronous operation. should the usb332x be suspended in low power mode, and the link receives a hardware reset, the phy must be able to recover from low power mode and start its clock. if the link asserts stp on reset, the phy will exit low power mode and start its clock. if the link does not assert stp on reset, the interface protection pull-up can be used. when the link is reset, its stp output will tri-state and t he pull-up resistor will pull stp high, signaling the phy to restart its clock. 6.3.4 minimizing current in low power mode in order to minimize the suspend current in lo w power mode, the otg comparators can be disabled to reduce suspend current. in low power mode, the vbusvld and sessend comparators are not needed and can be disabled by clearin g the associated bits in both the usb interrupt enable rising and usb interrupt enable falling registers. by disabling the interrupt in both the rise and fall registers, the sessend and vbusvl d comparators are turned off. the idfloatrise and idfloatfall bits in carkit interrupt enable register should also be disabled if they were set. when exiting low power mode, the link should immediately re-enable the vbusvld and sessend comparators if host or otg functionality is required. in addition to disabling the otg comparators in low power mode, the link may choose to disable the interface protect circuit. by setting the interfaceprotectdisable bit high in the interface control register, the link can disable the pull-up resistor on stp . when resetb is low the interface protect circuit will be disabled.
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet revision 1.1 (11-20-12) 52 smsc usb332x datasheet 6.4 full speed/low speed serial modes the usb332x includes two serial modes to support legacy links which use either the 3pin or 6pin serial format. to enter either serial mode, the link will need to write a 1 to the 6-pin fslsserialmode or the 3-pin fslsserialmode bits in the interface control register. serial mode may be used to conserve power when attached to a device that is not capable of operating in hi-speed. the serial modes are entered in the same manner as the entry into low power mode. the link writes the interface control r egister bit for the specific seri al mode. the usb332x will assert dir and shut off the clock after at least five clock cycles. then the data bus goes to the format of the serial mode selected. before entering serial mode the link must set the ulpi transceiver to the appropriate mode as defined in ta b l e 5 . 1 . in ulpi clock out mode, the phy will shut off the 60mhz clock to conserve power. should the link need the 60mhz clock to continue duri ng the serial mode of operation, the clocksuspendm bit[3] of the interface control register shoul d be set before entering a serial mode. if set, the 60 mhz clock will be present during serial modes. in serial mode, interrupts are possible from unmask ed sources. the state of each interrupt source is sampled prior to the assertion of dir and this is compared against the asynchronous level from interrupt source. exiting the serial modes is the same as ex iting low power mode. the link must assert stp to signal the phy to exit serial mode. when the phy can accept a command, dir is de-asserted and the phy will wait until the link de-asserts stp to resume synchronous ulpi operation. the resetb pin can also be pulsed low to reset the usb332x and return it to synchronous mode. 6.4.0.1 3pin fs/ls serial mode three pin serial mode utilizes the data bus pins for the serial functions shown in table 6.5 . table 6.5 pin definitions in 3 pin serial mode signal connected to direction description tx_enable data[0] in active high transmit enable. data data[1] i/o tx differential data on dp/dm when tx_enable is high. rx differential data from dp/dm when tx_enable is low. se0 data[2] i/o tx se0 on dp/dm when tx_enable is high. rx se0_b from dp/dm when tx_enable is low. interrupt data[3] out asserted when any unmasked interrupt occurs. active high. reserved data[7:4] out driven low.
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet smsc usb332x 53 revision 1.1 (11-20-12) datasheet 6.4.0.2 6pin fs/ls serial mode six pin serial mode utilizes the data bus pins for the serial functions shown in table 6.6 . 6.5 carkit mode the usb332x includes carkit mode to support a usb uart and usb audio mode. by entering carkit mode, the usb332x current drain is minimized. when operating in ulpi clock in mode (60mhz refclk mode) , the clkout is stopped to conserve power by default. the link may configure the 60mhz clock to continue by setting the clocksuspendm bit of the interface control register before entering carkit mode. if set, t he 60 mhz clock will continue during the carkit mode of operation. in carkit mode, interrupts are possib le if they have been enabled in the carkit interrupt enable register. the state of each interrupt source is sampled prior to the assertion of dir and this is compared against the asynchronous level from interrupt source. in ca rkit mode, the linestate signals are not available per the ulpi specification. exiting carkit mode is the same as ex iting low power mode as described in section 6.3.2 . the link must assert stp to signal the phy to exit serial mode. when the phy can accept a command, dir is de-asserted and the phy will wait until the link de-asserts stp to resume synchronous ulpi operation. the resetb pin can also be pulsed low to reset the usb332x and return it to synchronous mode. table 6.6 pin definitions in 6 pin serial mode signal connected to direction description tx_enable data[0] in active high transmit enable. tx_data data[1] in tx differential data on dp/dm when tx_enable is high. tx_se0 data[2] in tx se0 on dp/dm when tx_enable is high. interrupt data[3] out asserted when any unmasked interrupt occurs. active high. rx_dp data[4] out single ended receive data on dp. rx_dm data[5] out single ended receive data on dm. rx_rcv data[6] out differential receive data from dp and dm. reserved data[7] out driven low.
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet revision 1.1 (11-20-12) 54 smsc usb332x datasheet 6.5.1 usb uart mode the usb332x can be placed into uart mode by first setting the txden and rxden bits in the carkit control register. then the link can set the carkitmode bit in the interface control register. the txden and rxden bits must be written before the carkitmode bit. after the carkitmode bit is set, the ulpi interface will become redefined as described in ta b l e 6 . 8 , and the usb332x will transmit data through the data[0] to dm of the usb connector and receive data on dp and pass the information the link on data[1] . when entering uart mode, the regulator output will automatically switch to the value configured by the uart regoutput bits in the usb io & power management register and a pull-up will be applied internally to dp and dm . this will hold the uart in its default operating state. while in uart mode, the transmit edge rates can be set to either the full speed usb or low speed usb edge rates by using the xcvrselect[1:0] bits in the function control register. table 6.7 ulpi register progra mming example to enter uart mode r/w address (hex) value (hex) description result w 04 49 configure non-driving mode select fs transmit edge rates opmode =01 xcvrselect =01 w 39 00 set regulator to 3.3v uart regoutput =00 w 19 0c enable uart connections rxden =1 txden =1 w 07 04 enable carkit mode carkitmode =1 table 6.8 pin definitions in carkit mode signal connected to direction description txd data[0] in uart txd signal that is routed to the dm pin if the txden is set in the carkit control register. rxd data[1] out uart rxd signal that is routed to the dp pin if the rxden bit is set in the carkit control register. reserved data[2] out driven low. int data[3] out asserted when any unmasked interrupt occurs. active high. reserved data[4:7] out driven low.
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet smsc usb332x 55 revision 1.1 (11-20-12) datasheet 6.5.2 usb audio mode when the usb332x is powered in sy nchronous mode, the au dio switches can be enabled by asserting the spkleften , or spkrighten bits in the carkit control register. after the register write is complete, the usb332x will immediately enable or disable the audio switch. then the link can set the carkitmode bit in the interface control register. the spkleften , or spkrighten bits must be written before the carkitmode bit. after the carkitmode bit is set, the ulpi interface will become redefined as described in table 6.8 . 6.6 rid converter operation the rid converter is designed to read the value of the id resistance to ground and report back its value through the ulpi interface. when a resistor to ground is applied to the id pin the state of the idgn d comparator will change from a 1 to a 0 as described in section 5.6.1 . if the usb332x is in ulpi mode, an rxcmd will be generated with bit 6 low. if the usb332x is in low power mode (or one of the other non-ulpi modes), the data[3] interrupt signal will go high. after the usb332x has detect ed the change of state on the id pin, the rid converter can be used to determine the value of id resistance. to start a id resistance measurement, the ridconversionstart bit is set in the vendor rid conversion register. the link can use one of two methods to determin e when the rid conversion is complete. one method is polling the ridconversionstart bit as described in section 7.1.3.3 . the preferred method is to set the ridinten bit in the vendor rid conversion register. when ridinten is set, an rxcmd will be generated after the rid conversion is complete. as described in table 6.3 , the alt_int bit of the rxcmd will be set. after the rid conversion is complete, the link can read ridvalue from the vendor rid conversion register. 6.7 headset audio mode this mode is designed to allow a user to view the status of several signals while using an analog audio headset with a usb connector. this feature, exclusive to smsc, is provided as an alternate mode to the carkit mode defined in section 6.5 . in the carkit mode, the link is unable to view the source of the interrupt on id , except by returning to synchronous mode to read the ulpi registers. this forces the audio switches to be deactivated, and may glitch the audio signals. in addition, the link cannot change the resistance on the id pin without starting up the phy to access the ulpi registers. the headset audio mode is entered by writing to the headset audio mode register, and allows the link access to the state of the vbus and id pins during audio without glitching the audio connection. the headset audio mode also enables the link to change the resistance on the id pin and to change the audio headset attac hed from mono to stereo. table 6.9 ulpi register programming example to enter audio mode r/w address (hex) value (hex) description result w 04 48 configure non-driving mode opmode =01 w 19 30 enable audio connections spkrrighten =1, spkrleften =1 w 07 04 enable carkit mode carkitmode =1
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet revision 1.1 (11-20-12) 56 smsc usb332x datasheet the ulpi interface is redefined as shown in table 6.10 when headset audio mode is entered. exiting headset audio mode is the same as exiting low power mode as described in section 6.3.2 . the link must assert stp to signal the phy to exit. when the phy can accept a command, dir is de-asserted and the phy will wait until the link de-asserts stp to resume synchronous ulpi operation. the resetb pin can also be pulsed low to reset the usb332x and return it to synchronous mode. table 6.10 pin definitions in headset audio mode signal connected to direction description sessvld data[0] out output of sessvld comparator vbusvld data[1] out output of vbusvld comparator (interrupt must be enabled) idgnddrv data[2] in drives id pin to ground when asserted 0b: not connected 1b: connects id to ground. data[3] out driven low idground data[4] out asserted when the id pin is grounded. 0b: id pin is grounded 1b: id pin is floating idfloat data[5] out asserted when the id pin is floating. idpullup or d_pullup330 must be enabled as shown below. idpullup330 data[6] in when enabled a 330k ? pullup is applied to the id pin. this bit will also change the trip point of the idgnd comparator to the value shown in ta b l e 4 . 7 . 0b: disables the pull-up resistor 1b: enables the pull-up resistor idpullup data[7] in connects the 100k ? pull-up resistor from the id pin to vdd3.3 0b: disables the pull-up resistor 1b: enables the pull-up resistor
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet smsc usb332x 57 revision 1.1 (11-20-12) datasheet chapter 7 ulpi register map 7.1 ulpi register array the usb332x phy implements all of the ulpi registers detailed in th e ulpi revision 1.1 specification. the complete usb332x ulpi register set is shown in ta b l e 7 . 1 . all registers are 8 bits. this table also includes the default state of each register upon por or de-assertion of resetb , as described in section 5.5.2 . the reset bit in the function control register does not reset the bits of the ulpi register array. the link should not read or wr ite to any registers not listed in this table. the usb332x supports extended register access. the immediate register set (00-3fh) can be accessed through either a immediate addr ess or an extended register address. table 7.1 ulpi register map register name default state address (6bit) read write set clear vendor id low 24h00h--- vendor id high 04h01h--- product id low 07h02h--- product id high 00h03h--- function control 41h 04-06h 04h 05h 06h interface control 00h 07-09h 07h 08h 09h otg control 06h 0a-0ch 0ah 0bh 0ch usb interrupt enable rising 1fh 0d-0fh 0dh 0eh 0fh usb interrupt enable falling 1fh 10-12h 10h 11h 12h usb interrupt status ( note 7.1 ) 00h13h--- usb interrupt latch 00h14h--- debug 00h15h--- scratch register 00h 16-18h 16h 17h 18h carkit control 00h 19-1bh 19h 1ah 1bh reserved 00h 1ch carkit interrupt enable 00h 1d-1fh 1dh 1eh 1fh carkit interrupt status 00h20h--- carkit interrupt latch 00h21h--- reserved 00h 22-30h hs tx boost 00h 31h 31h - - reserved 00h 32h 32h - - headset audio mode 00h 33h 33h - -
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet revision 1.1 (11-20-12) 58 smsc usb332x datasheet note 7.1 dynamically updates to reflect current status of interrupt sources. 7.1.1 ulpi register set the following registers are used for the ulpi interface. 7.1.1.1 vendor id low address = 00h (read only) 7.1.1.2 vendor id high address = 01h (read only) 7.1.1.3 product id low address = 02h (read only) 7.1.1.4 product id high address = 03h (read only) reserved 00h 34-35h vendor rid conversion 00h 36-38h 36h 37h 38h usb io & power management 04h 39-3bh 39h 3ah 3bh reserved 00h 3c-3fh field name bit access default description vendor id low 7:0 rd 24h smsc vendor id field name bit access default description vendor id high 7:0 rd 04h smsc vendor id field name bit access default description product id low 7:0 rd 07h smsc product id table 7.1 ulpi regi ster map (continued) register name default state address (6bit) read write set clear
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet smsc usb332x 59 revision 1.1 (11-20-12) datasheet 7.1.1.5 function control address = 04-06h (read), 04h (write), 05h (set), 06h (clear) 7.1.1.6 interface control address = 07-09h (read), 07h (write), 08h (set), 09h (clear) field name bit access default description product id high 7:0 rd 00h smsc product id field name bit access default description xcvrselect[1:0] 1:0 rd/w/s/c 01b selects the required transceiver speed. 00b: enables hs transceiver 01b: enables fs transceiver 10b: enables ls transceiver 11b: enables fs transceiver for ls packets (fs preamble automatically pre-pended) termselect 2 rd/w/s/c 0b controls the dp and dm termination depending on xcvrselect , opmode , dppulldown , and dmpulldown . the dp and dm termination is detailed in ta b l e 5 . 1 . opmode 4:3 rd/w/s/c 00b selects the requi red bit encoding style during transmit. 00b: normal operation 01b: non-driving 10b: disable bit-stuff and nrzi encoding 11b: reserved reset 5 rd/w/s/c 0b active high transceiver reset. this reset does not reset the ulpi interface or register set. automatically clears after reset is complete. suspendm 6 rd/w/s/c 1b active low phy suspend. when cleared the phy will enter low power mode as detailed in 6.3 . automatically set when exiting low power mode. reserved 7 rd 0b read only, 0. field name bit access default description 6-pin fslsserialmode 0 rd/w/s/c 0b when asserted the ulpi interface is redefined to the 6-pin serial mode. the phy will automatically clear this bit when exiting serial mode. 3-pin fslsserialmode 1 rd/w/s/c 0b when asserted the ulpi interface is redefined to the 3-pin serial mode. the phy will automatically clear this bit when exiting serial mode. carkitmode 2 rd/w/s/c 0b when asserted the ulpi interface is redefined to the carkit interface. the phy will automatically clear this bit when exiting carkit mode.
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet revision 1.1 (11-20-12) 60 smsc usb332x datasheet 7.1.1.7 otg control address = 0a-0ch (read), 0ah (w rite), 0bh (set), 0ch (clear) clocksuspendm 3 rd/w/s/c 0b enables link to turn on 60mhz clkout in serial mode or carkit mode. 0b: disable clock in serial or carkit mode. 1b: enable clock in serial or carkit mode. autoresume 4 rd/w/s/c 0b only applicable in host mode. enables the phy to automatically transmit re sume signaling. this function is detailed in section 6.2.4.4 . indicatorcomplement 5 rd/w/s/c 0b inverts the extvbus signal. this function is detailed in section 5.6.2 . note: the extvbus signal is always high on the usb332x. indicatorpassthru 6 rd/w/s/c 0b disables and?ing the internal vbus comparator with the extvbus signal when asserted. this function is detailed in section 5.6.2 . note: the extvbus signal is always high on the usb332x. interfaceprotectdisable 7 rd/w/s/c 0b used to disable the integrated stp pull-up resistor used for interface protection. this function is detailed in section 6.3.3 . field name bit access default description idpullup 0 rd/w/s/c 0b connects a 100k ? pull-up resistor from the id pin to vdd33 0b: disables the pull-up resistor 1b: enables the pull-up resistor dppulldown 1 rd/w/s/c 1b enables the 15k ohm pull-down resistor on dp . 0b: pull-down resistor not connected 1b: pull-down resistor connected dmpulldown 2 rd/w/s/c 1b enables the 15k ohm pull-down resistor on dm . 0b: pull-down resistor not connected 1b: pull-down resistor connected dischrgvbus 3 rd/w/s/c 0b this bit is only used during srp. connects a resistor from vbus to ground to discharge vbus . 0b: disconnect resistor from vbus to ground 1b: connect resistor from vbus to ground chrgvbus 4 rd/w/s/c 0b this bit is only used during srp. connects a resistor from vbus to vdd33 to charge vbus above the sessvalid threshold. 0b: disconnect resistor from vbus to vdd33 1b: connect resistor from vbus to vdd33 drvvbus 5 rd/w/s/c 0b not implemented. drvvbusexternal 6 rd/w/s/c 0b not implemented. field name bit access default description
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet smsc usb332x 61 revision 1.1 (11-20-12) datasheet 7.1.1.8 usb interrupt enable rising address = 0d-0fh (read), 0dh (write), 0eh (set), 0fh (clear) 7.1.1.9 usb interrupt enable falling address = 10-12h (read), 10h (write), 11h (set), 12h (clear) useexternalvbus indicator 7 rd/w/s/c 0b tells the phy to use an external vbus over-current or voltage indicator. this function is detailed in section 5.6.2 . 0b: use the internal vbusvalid comparator 1b: use the extvbus input as for vbusvalid signal. note: the extvbus signal is always high on the usb332x. field name bit access default description hostdisconnect rise 0 rd/w/s/c 1b generate an interrupt event notification when hostdisconnect changes from low to high. applicable only in host mode. vbusvalid rise 1 rd/w/s/c 1b generate an interrupt event notification when vbusvalid changes from low to high. sessvalid rise 2 rd/w/s/c 1b generate an interrupt event notification when sessvalid changes from low to high. sessend rise 3 rd/w/s/c 1b generate an interrupt event notification when sessend changes from low to high. idgnd rise 4 rd/w/s/c 1b generate an interrupt event notification when idgnd changes from low to high. reserved 7:5 rd 0h read only, 0. field name bit access default description hostdisconnect fall 0 rd/w/s/c 1b generate an interrupt event notification when hostdisconnect changes from high to low. applicable only in host mode. vbusvalid fall 1 rd/w/s/c 1b generate an interrupt event notification when vbusvalid changes from high to low. sessvalid fall 2 rd/w/s/c 1b generate an interrupt event notification when sessvalid changes from high to low. sessend fall 3 rd/w/s/c 1b generate an interrupt event notification when sessend changes from high to low. idgnd fall 4 rd/w/s/c 1b generate an interrupt event notification when idgnd changes from high to low. reserved 7:5 rd 0h read only, 0. field name bit access default description
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet revision 1.1 (11-20-12) 62 smsc usb332x datasheet 7.1.1.10 usb interrupt status address = 13h (read only) this register dynamically updates to refl ect current status of interrupt sources. note: the default conditions will match the current stat us of the comparators. the values shown are for an unattached otg device. 7.1.1.11 usb interrupt latch address = 14h (read only with auto clear) note 7.2 rd: read only with auto clear. field name bit access default description hostdisconnect 0 rd 0b current value of the utmi+ hi-speed hostdisconnect output. applicable only in host mode. vbusvalid 1 rd 0b current value of the utmi+ vbusvalid output. sessvalid 2 rd 0b current value of the utmi+ sessvalid output. sessend 3 rd 0b current value of the utmi+ sessend output. idgnd 4 rd 0b current value of the utmi+ idgnd output. reserved 7:5 rd 0h read only, 0. field name bit access default description hostdisconnect latch 0 rd ( note 7.2 ) 0b set to 1b by the phy when an unmasked event occurs on hostdisconnect. cleared when this register is read. applicable only in host mode. vbusvalid latch 1 rd ( note 7.2 ) 0b set to 1b by the phy when an unmasked event occurs on vbusvalid. cleared when this register is read. sessvalid latch 2 rd ( note 7.2 ) 0b set to 1b by the phy when an unmasked event occurs on sessvalid. cleared when this register is read. sessend latch 3 rd ( note 7.2 ) 0b set to 1b by the phy when an unmasked event occurs on sessend. cleared when this register is read. idgnd latch 4rd ( note 7.2 ) 0b set to 1b by the phy when an unmasked event occurs on idgnd. cleared when this register is read. reserved 7:5 rd 0h read only, 0.
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet smsc usb332x 63 revision 1.1 (11-20-12) datasheet 7.1.1.12 debug address = 15h (read only) 7.1.1.13 scratch register address = 16-18h (read), 16h (write), 17h (set), 18h (clear) 7.1.2 carkit control registers the following registers are used to set-up a nd enable the usb uart and usb audio functions. 7.1.2.1 carkit control address = 19-1bh (read), 19h (w rite), 1ah (set), 1bh (clear) this register is used to program the usb332x into and out of the carkit mode. when entering the uart mode the link must first set the desired txden and the rxden bits and then transition to carkit mode by setting the carkitmode bit in the interface control register. when rxden is not set then the data[1] pin is held to a logic high. note: if spkrighten or micen are asserted the dp pin will be connected to spk_r . to disconnect the dp pin from the spk_r pin both spkrrighten and micen must be set to de-asserted. field name bit access default description linestate0 0 rd 0b contains the current value of linestate[0]. linestate1 1 rd 0b contains the current value of linestate[1]. reserved 7:2 rd 000000b read only, 0. field name bit access default description scratch 7:0 rd/w/s/c 00h empty regi ster byte for testing purposes. software can read, write, set, and cl ear this register and the phy functionality will not be affected. field name bit access default description carkitpwr 0 rd 0b read only, 0. idgnddrv 1 rd/w/s/c 0b drives id pin to ground txden 2 rd/w/s/c 0b connects uart txd ( data[0] ) to dm rxden 3 rd/w/s/c 0b connects uart rxd ( data[1] ) to dp spkleften 4 rd/w/s/c 0b connects dm pin to spk_l pin spkrighten 5 rd/w/s/c 0b connects dp pin to spk_r pin. see note below. micen 6 rd/w/s/c 0b connects dp pin to spk_r pin. see note below. reserved 7 rd 0b read only, 0.
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet revision 1.1 (11-20-12) 64 smsc usb332x datasheet if using usb uart mode the uart data will appear at the spk_l and spk_r pins if the corresponding spkleften , spkrighten , or micen switches are enabled. if using usb audio the txden and rxden bits should not be set when the spkleften , spkrighten , or micen switches are enabled. the usb single-ended receivers described in section 5.2.1 are disabled when either spkleften , spkrighten , or micen are set. 7.1.2.2 carkit interrupt enable address = 1d-1fh (read), 1dh (write), 1eh (set), 1fh (clear) 7.1.2.3 carkit interrupt status address = 20h (read only) field name bit access default description idfloatrise 0 rd/w/s/c 0b when enabled an interrupt will be generated on the alt_int of the rxcmd byte when the id pin transitions from non-floating to floating. the idpullup bit in the otg control register should be set. idfloatfall 1 rd/w/s/c 0b when enabled an interrupt will be generated on the alt_int of the rxcmd byte when the id pin transitions from floating to non-floating. the idpullup bit in the otg control register should be set. carintdet 2 rd 0b not implemented. reads as 0b. cardprise 3 rd 0b not implemented. reads as 0b. cardpfall 4 rd 0b not implemented. reads as 0b. ridinten 5 rd/w/s/c 0b when enabled an interrupt will be generated on the alt_int of the rxcmd byte when ridconversiondone bit is asserted. note: this register bit is or?ed with the ridinten bit of the vendor rid conversion register described in section 7.1.3.3 . reserved 7:6 rd 0b read only, 0. field name bit access default description idfloat 0 rd 0b asserted when the id pin is floating. idpullup must be enabled. carintdet 1 rd 0b not implemented. reads as 0b. cardp 2 rd 0b not implemented. reads as 0b.
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet smsc usb332x 65 revision 1.1 (11-20-12) datasheet 7.1.2.4 carkit interrupt latch address = 21h (read only with auto-clear) note 7.3 rd: read only with auto clear 7.1.3 vendor register access the vendor specific registers include the range from 30h to 3fh. these can be accessed by the ulpi immediate register read / write. ridvalue 5:3 rd 000b conversion value of rid resistor 000: 0 ohms 001: 75 ohms 010: 102k ohms 011: 200k ohms 100: 440k ohms 101: id floating 111: error note: ridvalue can also be read from the vendor rid conversion register described in section 7.1.3.3 . ridconversiondone 6 rd 0b automatically asserted by the usb332x when the rid conversion is finished. the conversion will take 282us. this bit will auto clear when the ridvalue is read from the rid conversion register. reading the ridvalue from the carkit interrupt status register will not clear either ridconversiondone status bit. note: ridconversiondone can also be read from the vendor rid conversion register described in section 7.1.3.3 . reserved 7 rd 0b read only, 0. field name bit access default description idfloat latch 0rd ( note 7.3 ) 0b asserted if the state of the id pin changes from non- floating to floating while the idfloatrise bit is enabled or if the state of the id pin changes from floating to non-floating while the idfloatfall bit is enabled. carintdet latch 1 rd 0b not implemented. reads as 0b. cardp latch 2 rd 0b not implemented. reads as 0b. ridconversionlatch 3rd ( note 7.3 ) 0b if ridinten is set and the state of the ridconversiondone bit changes from a 0 to 1 this bit will be asserted. reserved rd 00000b read only, 0. field name bit access default description
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet revision 1.1 (11-20-12) 66 smsc usb332x datasheet 7.1.3.1 hs tx boost address = 31h (read / write) 7.1.3.2 headset audio mode address = 33h (read / write) 7.1.3.3 vendor rid conversion address = 36-38h (read), 36h (write), 37h (set), 38h (clear) field name bit access default description reserved 0 rd 0b read only, 0. reserved 1 rd 0b read only, 0. reserved 2 rd 0b read only, 0. reserved 3 rd 0b read only, 0. reserved 4 rd 0b read only, 0. boost 6:5 rd/w 00b sets the hs transmitter amplitude as described in section 5.2.1 . 00b: nominal 01b: enables 11.1% increased drive strength 10b: enables 7.4% increased drive strength 11b: enables 3.7% increased drive strength reserved 7 rd 0b read only, 0. field name bit access default description headsetaudioen 3:0 rd/w 0000b when this field is set to a value of 1010, the headset audio mode is enabled as described in section 6.7 . reserved 7:4 rd 0h read only, 0. field name bit access default description ridvalue 2:0 rd/w 000b conversion value of rid resistor 000: 0 ohms 001: 75 ohms 010: 100k ohms 011: 200k ohms 100: 440k ohms 101: id floating 111: error note: ridvalue can also be read from the carkit interrupt status register.
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet smsc usb332x 67 revision 1.1 (11-20-12) datasheet note 7.4 rd: read only with auto clear. 7.1.3.4 usb io & power management address = 39-3bh (read), 39h (w rite), 3ah (set), 3bh (clear) ridconversiondone 3rd ( note 7.4 ) 0b automatically asserted by the usb332x when the rid conversion is finished. the conversion will take 282us. this bit will auto clear when the ridvalue is read from the rid conversion register. reading the ridvalue from the carkit interrupt status register will not clear either ridconversiondone status bit. note: ridconversiondone can also be read from the carkit interrupt status register. ridconversionstart 4 rd/w/s/c 0b when this bit is asserted either through a register write or set, the rid converter will read the value of the id resistor. when the conversion is complete this bit will auto clear. reserved 5 rd/w/s/c 0b this bit must remain at 0. ridinten 6 rd/w/s/c 0b when enabled an interrupt will be generated on the alt_int of the rxcmd byte when ridconversiondone bit is asserted. note: this register bit is or?ed with the ridinten bit of the carkit interrupt status register. reserved 7 rd 0b read only, 0. field name bit access default description reserved 0 rd/w/s/c 0b read only, 0. swapdp/dm 1 rd/w/s/c 0b when asserted, the dp and dm pins of the usb phy are swapped. this bit can be used to prevent crossing the dp/dm traces on the board. in uart mode, it swaps the routing to the dp and dm pins. in usb audio mode, it does not affect the spk_l and spk_r pins. uart regoutput 3:2 rd/w/s/c 01b controls th e output voltage of the vbat to vdd33 regulator in uart mode. when the phy is switched from usb mode to uart mode regulator output will automatically change to the value specified in this register when txden is asserted. 00: 3.3v 01: 3.0v (default) 10: 2.75v 11: 2.5v note: when in usb audio mode the regulator will remain at 3.3v. when using this register it is recommended that the link exit uart mode by using the resetb pin. chargerpullupendp 4 rd/w/s/c 0b enables a pull-up for usb charger detection when set on the dp pin. (the pull-up is automatically enabled in uart mode) field name bit access default description
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet revision 1.1 (11-20-12) 68 smsc usb332x datasheet chargerpullupendm 5 rd/w/s/c 0b enables a pull-up for usb charger detection when set on the dm pin. (the pull-up is automatically enabled in uart mode) usb regoutput 7:6 rd/w/s/c 00b controls th e output voltage of the vbat to vdd33 regulator in usb mode. when the phy is in synchronous mode, serial mode, or low power mode, the regulator output will be the value specified in this register. 00: 3.3v (default) 01: 3.0v 10: 2.75v 11: 2.5v field name bit access default description
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet smsc usb332x 69 revision 1.1 (11-20-12) datasheet chapter 8 application notes 8.1 application diagram the usb332x requires few external components as shown in the application diagrams. the usb 2.0 specification restricts the voltage at the vbus pin to a maximum value of 5.25v. in some applications, the voltage will exceed this voltage, so the usb3 32x provides an integrated overvoltage protection circuit. the overvoltage protection circuit works with an external resistor (r vbus ) to lower the voltage at the vbus pin. following por or hardware reset, the voltage at clkout must not exceed v ih_ed as provided in table 4.4 . table 8.1 component values in application diagrams reference designator value description notes c out 2.2 f bypass capacitor to ground (<1 esr) for regulator stability. place as close as possible to the phy. c vbus see ta b l e 8 . 2 capacitor to ground required by the usb specification. smsc recommends <1 esr. place near the usb connector. c byp system dependent. bypass capacitor to ground. typical values used are 0.1 or 0.01 f. place as close as possible to the phy. c dc_load system dependent. the usb connector housing may be ac- coupled to the device ground. industry convention is to ground only the host side of the cable shield. r vbus 1k or 10k series resistor to work with internal overvoltage protection. 10k in device applications. see ta b l e 5 . 6 for required values in host or otg applications. see section 5.6.2.6 for information regarding power dissipation. r bias 8.06k (1%) series resistor to establish reference voltage. see section 5.3 for information regarding power dissipation. table 8.2 capacitance values at vbus of usb connector mode min value max value host 120 f device 1 f10 f otg 1 f6.5 f
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet revision 1.1 (11-20-12) 70 smsc usb332x datasheet figure 8.1 usb332x wlcsp application diagram (d evice configured for ulpi clock out mode) 3.1-5.5v supply r vbus must be installed to enable overvoltage protection of the vbus pin. c dc_block the capacitor c vbus must be installed on this side of r vbus . ulpi clock out mode link controller dir nxt stp clkin data7 data6 data5 data4 data3 data2 data0 data1 resetb refclk usb receptacle dm dp vbus shield gnd r bias usb332x dir nxt stp clkout data7 data6 data5 data4 data3 data2 data0 data1 d3 e4 e5 d4 d5 c4 c5 b4 a3 b5 a4 a5 refclk a2 resetb b2 vbus c2 vbat c1 vdd33 d2 id b1 dm dp d1 e1 spk_l spk_r e2 e3 gnd c3 a1 rbias vdd18 b3 optional switched signal to dp/dm 1.8v supply c byp c out c byp r vbus c vbus
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet smsc usb332x 71 revision 1.1 (11-20-12) datasheet 8.2 reference designs smsc has generated reference designs for connecting the usb332x to socs with a ulpi port. please contact the smsc sales office for more details. 8.3 esd performance the usb332x is protected from esd strikes. by eliminating th e requirement for external esd protection devices, board space is conserved, and the board manufacturer is enabled to reduce cost. the advanced esd structures integrated into the usb332x protect the device whether or not it is powered up. 8.3.1 human body model (hbm) performance hbm testing verifies the ability to withstand the esd strikes like those that occur during handling and manufacturing, and is done without power applied to the ic. to pass the test, the device must have no change in operation or performance due to the event. all pins on the usb332x except the refclk , spk_l , and spk_r pins provide 8kv hbm pr otection, as shown in ta b l e 4 . 1 0 . figure 8.2 usb332x wlcsp application diagram (host or otg configured for ulpi clock in mode) vbus switch out en in 5v usb332x dir nxt stp clkout data7 data6 data5 data4 data3 data2 data0 data1 d3 e4 e5 d4 d5 c4 c5 b4 a3 b5 a4 a5 refclk a2 resetb b2 vbus c2 vbat c1 vdd33 d2 id b1 dm dp d1 e1 spk_l spk_r e2 e3 gnd c3 a1 rbias vdd18 b3 optional switched signal to dp/dm 1.8v supply c byp usb receptacle dm dp id shield gnd vbus c out 3.1-5.5v supply c byp r vbus ulpi clock in mode link controller dir nxt stp clkout data7 data6 data5 data4 data3 data2 data0 data1 resetb the capacitor c vbus must be installed on this side of r vbus . c vbus r vbus must be installed to enable overvoltage protection of the vbus pin. cpen for host applications (non-otg), the id pin should be connected to gnd.
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet revision 1.1 (11-20-12) 72 smsc usb332x datasheet 8.3.2 en/iec 61000-4-2 performance the en/iec 61000-4-2 esd specification is an inte rnational standard that addresses system-level immunity to esd strikes while the end equipment is operational. in contrast, the hbm esd tests are performed at the device level with the device powered down. smsc contracts with independent laboratories to te st the usb332x to en/iec 61000-4-2 in a working system. reports are available upon request. please contact your smsc repr esentative, and request information on 3rd party esd test results. the reports show that systems designed with the usb332x can safely provide the esd performance shown in ta b l e 4 . 1 0 without additional board level protection. in addition to defining the esd tests, en/iec 61000-4-2 also categorizes the impact to equipment operation when the strike occurs (esd result classification). the usb332x maintains an esd result classification 1 or 2 when subjected to an en/iec 61000-4-2 (level 4) esd strike. both air discharge and contact discharge test techni ques for applying stress conditions are defined by the en/iec 61000-4-2 esd document. 8.3.3 air discharge to perform this test, a charged electrode is moved close to the system being tested until a spark is generated. this test is difficult to reproduce because the discharge is influenced by such factors as humidity, the speed of approach of the electrode, and constr uction of the test equipment. 8.3.4 contact discharge the uncharged electrode first contacts the usb connec tor to prepare this test, and then the probe tip is energized. this yields more repeatable result s, and is the preferred test method. the independent test laboratories contracted by smsc provide test results for both ty pes of discharge methods.
industry?s smallest hi-speed usb transceiver with 1.8v ulpi interface datasheet revision 1.1 (11-20-12) 73 smsc usb332x datasheet chapter 9 package outline, tape & reel drawings, package marking figure 9.1 25wlcsp, 2.0x2.0mm body, 0.4mm pitch
industry?s smallest hi-speed usb transceiver with 1.8v ulpi interface datasheet revision 1.1 (11-20-12) 74 smsc usb332x datasheet figure 9.2 25wlcsp, 1.97x1.97 tape and reel
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet smsc usb332x 75 revision 1.1 (11-20-12) datasheet figure 9.3 25wlcsp, 1.97x1.97 reel dimensions
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet revision 1.1 (11-20-12) 76 smsc usb332x datasheet figure 9.4 25wlcsp, 1.97x1.97 tape sections figure 9.5 reflow profile an d critical parameters for lead-free (snagcu) solder
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet smsc usb332x 77 revision 1.1 (11-20-12) datasheet figure 9.6 25wlcsp, 2x2 package marking
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet revision 1.1 (11-20-12) 78 smsc usb332x datasheet chapter 10 revision history table 10.1 customer revision history revision level and date section/figure /entry correction rev. 1.1 (11-20-12) document co-branded: microchip logo added; modification to legal disclaimer. added to ordering information: ?please contact your smsc sales representative for additional documentation related to this pr oduct such as application notes, anomaly sheets, and design guidelines.? rev. 1.1 (03-31-10) chapter 9, package outline, tape & reel drawings, package marking ? updated package drawings, tape and reel drawings. rev 1.1 (09-02-09) table 4.1, "operating current" , table 4.3, "ulpi interface timing" ? updated values in ta b l e 4 . 1 ? modified note under table 4.3 section 5.4 added note that the system must not drive voltage on the clkout pin following por or hardware reset that exceeds the value of v ih_ed provided in table 4.4 section 8.1, "application diagram" added note that following por or hardware reset, the voltage at clkout must not exceed v ih_ed as provided in ta b l e 4 . 4 figure 5.7 added schematic for case when vbat is powered from vbus. table 4.5 updated squelch spec and note regarding 200mv waiver. table 4.3 updated tsc, tsd 60mhz clkin spec to 1.5ns. section 5.6.2.6 updated resistor calculation location. table 3.1 table 3.2 added notes that vddio should never fall below vdd18 table 5.2 added note that vdd18 must be powered to tristate ulpi pins. table 7.1 section 7.1.3.2 section 6.7 added headset audio regi ster to table. added section on headset audio mode descirption, and how to enter and exit mode. figure 5.9 table 5.4 table 6.3 corrected idgnd comparator polarity, truth table, and references to idgnd in rxcmd table. figure 9.6 added device package markings. order numbers removed usb3324, usb3325, and usb3328 from product list. rev. 1.0 (08-26-08) figure 8.2, "usb332x wlcsp application diagram (host or otg configured for ulpi clock in mode)" replaced figure
industry?s smallest hi-speed usb trans ceiver with 1.8v ulpi interface datasheet smsc usb332x 79 revision 1.1 (11-20-12) datasheet rev. 1.0 (08-26-08) section 8.2.2, ?detecting dp shorted to dm? changed: ?enable chargerpullupenabledp resistor? to: ?enable chargerpullupenabledm resistor? rev. 1.0 (08-26-08) table 7.1, "ulpi register map" reserved register for 00h, address changed from ?22-35h? to ?22-30h? added ?reserved? row 32-35h across rev. 1.0 (08-26-08) table 5.2, "operating mode vs. power supply configuration" removed from table fo llowing ?reset mode?: ?vdd18 current <1ua? removed from note following table: ?this column assumes the vbat pin is powered as described above.? added: ?. . .per table 3.2 ? rev. 1.0 (08-26-08) table 3.2, "recommended operating conditions" removed ?cpen? from ?voltage on analog i/o pins? (parameter column) rev. 0.5 (07-23-08) section 5.2.1, "usb transceiver" added paragraph describing boost bit operation. rev. 0.5 (07-08-08) section table 4.2, "ulpi clock specifications" added min value for t prep and corrected max value. rev. 0.5 (07-08-08) section 7.1.3.1, "hs tx boost" boost register added to su pport configuration of drive strength increase. rev. 0.5 (07-08-08) section 7.1.1.10, "usb interrupt status" correct access to remove the auto-clear notation. rev. 0.4 (06-25-08) table 4.1, "operating current" table values updated; conditions above table modified rev. 0.4 (04-08-08) section 8.2.1 ?detecting the id resistor in a charger? pseudo algorithm for detecting resistor to ground and reading value modified table 10.1 customer revisi on history (continued) revision level and date section/figure /entry correction


▲Up To Search▲   

 
Price & Availability of USB3322C-GL-TR

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X